# Mobile DRAM Stack Specification

8Gb(256M x32) DDP LPDDR2-S4 SDRAM + 8Gb(256M x32) DDP LPDDR2-S4 SDRAM, 216FBGA, 12x12

# SAMSUNG

# vivian.lan@to-top.com.hk

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

For updates or additional information about Samsung products, contact your nearest Samsung office.

All brand names, trademarks and registered trademarks belong to their respective owners.

© 2012 Samsung Electronics Co., Ltd. All rights reserved.



# **Revision History**

| Revision No. | <u>History</u>                                           | Draft Date    | <u>Remark</u> | <u>Editor</u> |
|--------------|----------------------------------------------------------|---------------|---------------|---------------|
| 0.0          | - First version for target specification.                | Nov. 02, 2010 | Target        | J.Y.Bae       |
|              | - K4P8G304EB-%_Ver 0.0                                   |               |               |               |
| 0.5          | - Preliminary datasheet.                                 | Mar. 20, 2011 | Preliminary   | J.Y.Bae       |
|              | - K4P8G304EB-%_Ver 1.0                                   |               |               |               |
|              | 1. Corrected typo.                                       |               |               |               |
|              | 2. Revised DC current.                                   |               |               |               |
|              | 3. Revied package dimension for ball height.             |               |               |               |
|              | 4. Corrected typo in IDD spec table and AC timing table. |               |               |               |
|              | - Added speed code C2 for 1066Mbps.                      |               |               |               |
| 0.6          | - K4P8G304EB-%_Ver 1.2                                   | Aug. 02, 2011 | Preliminary   | J.Y.Bae       |
|              | 1. Corrected note for IDD4R <sub>Q</sub> .               |               |               |               |
|              | 2. Changed IDD4R <sub>Q</sub> values.                    |               |               |               |
|              | 3. Corrected Revision ID in MR6.                         |               |               |               |
| 0.9          | - Corrected errata.                                      | Sep. 28, 2011 | Preliminary   | J.Y.Bae       |
| 1.0          | - Final datasheet.                                       | Mar. 05, 2012 | Final         | J.Y.Bae       |





# Table Of Contents Mobile DRAM Stack Specification

| 1.0 KEY FEATURES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| 2.0 ORDERING INFORMATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7                                                        |
| 3.0 ADDRESS CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7                                                        |
| 4.0 PKG DIMENSION & PIN DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8<br>9<br>10                                             |
| 5.0 IDD SPEC TABLE <u>CH.A 8Gb DDP LPDDR2-S4 SDRAM (256M x32)</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 12                                                       |
| 1.0 KEY FEATURE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 15                                                       |
| 2.0 ORDERING INFORMATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 15                                                       |
| 3.0 LPDDR2 SDRAM ADDRESSING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 16                                                       |
| 4.0 FUNCTIONAL BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 17                                                       |
| 5.0 INPUT/OUTPUT FUNCTIONAL DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 18                                                       |
| 6.0 FUNCTIONAL DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 20                                                       |
| 7.0 TRUTH TABLES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 30<br>30                                                 |
| 7.2 LPDDR2-SDRAM Truth Tables 7.3 Data mask truth table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 36                                                       |
| 8.0 ABSOLUTE MAXIMUM DC RATINGS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                          |
| 9.0 AC & DC OPERATING CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 38                                                       |
| 10.0 AC AND DC INPUT MEASUREMENT LEVELS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                          |
| 10.1 AC and DC Logic Input Levels for Single-Ended Signals  10.1.1 AC and DC Input Levels for Single-Ended CA and CS Signals  10.2 AC and DC Input Levels for CKE  10.2.1 AC and DC Input Levels for Single-Ended Data Signals  10.3 Vref Tolerances  10.4 Input Signal  10.5 AC and DC Logic Input Levels for Differential Signals  10.5.1 Differential signal definition  10.5.2 Differential swing requirements for clock (CK - CK) and strobe (DQS - DQS)  10.5.3 Single-ended requirements for differential signals  10.6 Differential Input Cross Point Voltage  10.7 Slew Rate Definitions for Single-Ended Input Signals | 39<br>39<br>40<br>41<br>42<br>42<br>42<br>44<br>44<br>45 |
| 11.0 AC AND DC OUTPUT MEASUREMENT LEVELS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                          |
| 11.1 Single Ended AC and DC Output Levels  11.2 Differential AC and DC Output Levels  11.3 Single Ended Output Slew Rate  11.4 Differential Output Slew Rate  11.5 Overshoot and Undershoot Specifications                                                                                                                                                                                                                                                                                                                                                                                                                       | 47<br>48                                                 |
| 12.0 OUTPUT BUFFER CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                          |
| 13.0 RONPU AND RONPD RESISTOR DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                          |



# datasheet LPDDR2-S4SDRAM

| 13.2 Output Driver Temperature and Voltage Sensitivity                 |     |
|------------------------------------------------------------------------|-----|
| 13.3 RONPU and RONPD Characteristics without ZQ Calibration            |     |
| 14.0 INPUT/OUTPUT CAPACITANCE                                          |     |
|                                                                        |     |
| 15.0 IDD SPECIFICATION PARAMETERS AND TEST CONDITIONS                  |     |
| 15.1 IDD Measurement Conditions                                        |     |
| 15.3 IDD Spec Table                                                    |     |
| ·                                                                      |     |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                          |     |
| 16.1 Clock Specification                                               |     |
| 16.1.2 Definition for tCK(abs)                                         |     |
| 16.1.3 Definition for tCH(avg) and tCL(avg)                            |     |
| 16.1.4 Definition for tJIT(per)                                        |     |
| 16.1.5 Definition for tJIT(cc)                                         |     |
| 16.1.6 Definition for tERR(nper)                                       |     |
| 16.1.7 Definition for duty cycle jitter tJIT(duty)                     |     |
| 16.1.8 Definition for tCK(abs), tCH(abs) and tCL(abs)                  |     |
| 16.2 Period Clock Jitter                                               |     |
| 16.2.1.1 Cycle time de-rating for core timing parameters               |     |
| 16.2.1.2 Clock Cycle de-rating for core timing parameters              |     |
| 16.2.2 Clock jitter effects on Command/Address timing parameters       | 66  |
| 16.2.3 Clock jitter effects on Read timing parameters                  |     |
| 16.2.3.1 tRPRE                                                         |     |
| 16.2.3.2 tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS)                  |     |
| 16.2.3.3 tQSH, tQSL                                                    |     |
| 16.2.3.4 tRPST  16.2.4 Clock jitter effects on Write timing parameters |     |
| 16.2.4.1 tDS, tDH                                                      |     |
| 16.2.4.2 tDSS, tDSH                                                    |     |
| 16.2.4.3 tDQSS                                                         |     |
| 16.3 LPDDR2-S4 Refresh Requirement per Device Density                  | 68  |
| 16.4 AC Timings                                                        | 69  |
| 16.5 CA and CS Setup, Hold and Derating                                |     |
| 16.6 Data Setup, Hold and Slew Rate Derating                           | 79  |
| CH.B 8Gb DDP LPDDR2-S4 SDRAM (256M x32)                                |     |
| 1.0 KEY FEATURE                                                        | 86  |
| 2.0 ORDERING INFORMATION                                               | 86  |
| 3.0 LPDDR2 SDRAM ADDRESSING                                            | 87  |
| 4.0 FUNCTIONAL BLOCK DIAGRAM                                           | 88  |
| 5.0 INPUT/OUTPUT FUNCTIONAL DESCRIPTION                                | 89  |
| 3.0 FUNCTIONAL DESCRIPTION                                             | 90  |
| 6.1 Simplified LPDDR2-S4 State Diagram                                 |     |
| 6.2 Mode Register Definition                                           | 92  |
| 6.2.1 Mode Register Assignment and Definition in LPDDR2 SDRAM          | 92  |
| 7.0 TRUTH TABLES                                                       | 101 |
| 7.1 Truth Tables                                                       |     |
| 7.1.1 Command truth table                                              |     |
| 7.2 LPDDR2-SDRAM Truth Tables                                          |     |
| 7.3 Data mask truth table                                              |     |
| 3.0 ABSOLUTE MAXIMUM DC RATINGS                                        | 108 |
| 9.0 AC & DC OPERATING CONDITIONS                                       |     |
| 9.1 Recommended DC Operating Conditions                                |     |
| 9.2 Input Leakage Current                                              |     |
| 9.3 Operating Temperature Range                                        |     |
| 10.0 AC AND DC INPUT MEASUREMENT LEVELS                                | 110 |



| 10.1 AC and DC Logic Input Levels for Single-Ended Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 10.2 AC and DC Input Levels for CKE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                             |
| 10.2 AC and DC Input Levels for Single-Ended Data Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                             |
| 10.3 Vref Tolerances                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                             |
| 10.4 Input Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                             |
| 10.5 AC and DC Logic Input Levels for Differential Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                             |
| 10.5.1 Differential signal definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                             |
| 10.5.2 Differential swing requirements for clock (CK - CK) and strobe (DQS - DQS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                             |
| 10.5.3 Single-ended requirements for differential signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                             |
| 10.6 Differential Input Cross Point Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                             |
| 10.7 Slew Rate Definitions for Single-Ended Input Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                             |
| 10.8 Slew Rate Definitions for Differential Input Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 117                                                                                                                                         |
| 11.0 AC AND DC OUTPUT MEASUREMENT LEVELS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 118                                                                                                                                         |
| 11.1 Single Ended AC and DC Output Levels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                             |
| 11.2 Differential AC and DC Output Levels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                             |
| 11.3 Single Ended Output Slew Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                             |
| 11.4 Differential Output Slew Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                             |
| 11.5 Overshoot and Undershoot Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                             |
| 12.0 OUTPUT BUFFER CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 122                                                                                                                                         |
| 12.1 HSUL 12 Driver Output Timing Reference Load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 122                                                                                                                                         |
| 13.0 RONPU AND RONPD RESISTOR DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                             |
| 13.1 RONPU and RONPD Characteristics with ZQ Calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                             |
| 13.2 Output Driver Temperature and Voltage Sensitivity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                             |
| 13.3 RONPU and RONPD Characteristics without ZQ Calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                             |
| 13.4 RZQ I-V Curve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 126                                                                                                                                         |
| 14.0 INPUT/OUTPUT CAPACITANCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 128                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                             |
| 15.0 IDD SPECIFICATION PARAMETERS AND TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                             |
| 15.1 IDD Measurement Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                             |
| 15.2 IDD Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                             |
| 15.3 IDD Spec Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 400                                                                                                                                         |
| 15.5 DD Spec Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 133                                                                                                                                         |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                             |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                             |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135<br>135                                                                                                                                  |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135<br>135<br>135                                                                                                                           |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135<br>135<br>135                                                                                                                           |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135<br>135<br>135<br>135                                                                                                                    |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135<br>135<br>135<br>135<br>135                                                                                                             |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135<br>135<br>135<br>135<br>135<br>136                                                                                                      |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135<br>135<br>135<br>135<br>135<br>136<br>136                                                                                               |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING.  16.1 Clock Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 135<br>135<br>135<br>135<br>136<br>136<br>136                                                                                               |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135<br>135<br>135<br>135<br>136<br>136<br>136                                                                                               |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING.  16.1 Clock Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 135<br>135<br>135<br>135<br>136<br>136<br>136<br>136                                                                                        |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING.  16.1 Clock Specification.  16.1.1 Definition for tCK(avg) and nCK.  16.1.2 Definition for tCK(abs).  16.1.3 Definition for tCH(avg) and tCL(avg).  16.1.4 Definition for tJIT(per).  16.1.5 Definition for tJIT(cc).  16.1.6 Definition for tERR(nper).  16.1.7 Definition for duty cycle jitter tJIT(duty).  16.1.8 Definition for tCK(abs), tCH(abs) and tCL(abs).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 135<br>135<br>135<br>135<br>136<br>136<br>136<br>136                                                                                        |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING.  16.1 Clock Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 135 135 135 135 136 136 136 137                                                                                                             |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135 135 135 135 136 136 136 137 137                                                                                                         |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135 135 135 135 136 136 136 137 137                                                                                                         |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135 135 135 135 136 136 136 137 137 137                                                                                                     |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135 135 135 135 136 136 136 137 137 137 137                                                                                                 |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135 135 135 135 136 136 136 137 137 137 137 137                                                                                             |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING.  16.1.1 Clock Specification  16.1.1 Definition for tCK(avg) and nCK.  16.1.2 Definition for tCK(abs).  16.1.3 Definition for tCH(avg) and tCL(avg).  16.1.4 Definition for tJIT(per).  16.1.5 Definition for tJIT(cc).  16.1.6 Definition for tERR(nper).  16.1.7 Definition for tGV(abs), tCH(abs) and tCL(abs).  16.2 Period Clock Jitter  16.2.1 Clock period jitter effects on core timing parameters.  16.2.1.1 Cycle time de-rating for core timing parameters.  16.2.2 Clock Cycle de-rating for core timing parameters.  16.2.3 Clock jitter effects on Read timing parameters.  16.2.3 Clock jitter effects on Read timing parameters.  16.2.3.1 tRPRE.  16.2.3.2 tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS).                                                                                                                                                                                            | 135 135 135 135 136 136 136 137 137 137 137 138 138                                                                                         |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135 135 135 135 136 136 136 137 137 137 137 138 138                                                                                         |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING  16.1 Clock Specification  16.1.1 Definition for tCK(avg) and nCK  16.1.2 Definition for tCK(abs)  16.1.3 Definition for tCH(avg) and tCL(avg)  16.1.4 Definition for tJIT(per)  16.1.5 Definition for tJIT(cc)  16.1.6 Definition for tERR(nper)  16.1.7 Definition for duty cycle jitter tJIT(duty)  16.1.8 Definition for tCK(abs), tCH(abs) and tCL(abs).  16.2 Period Clock Jitter  16.2.1 Clock period jitter effects on core timing parameters  16.2.1.1 Cycle time de-rating for core timing parameters  16.2.2 Clock Cycle de-rating for core timing parameters  16.2.3 Clock jitter effects on Command/Address timing parameters  16.2.3 Clock jitter effects on Read timing parameters  16.2.3.1 tRPRE  16.2.3.2 tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS)  16.2.3.3 tQSH, tQSL  16.2.3.4 tRPST                                                                                                        | 135 135 135 135 136 136 136 137 137 137 138 138 138                                                                                         |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 135 135 135 135 136 136 136 137 137 137 138 138 138 138                                                                                     |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING  16.1 Clock Specification  16.1.1 Definition for tCK(avg) and nCK  16.1.2 Definition for tCK(abs)  16.1.3 Definition for tCH(avg) and tCL(avg)  16.1.4 Definition for tJIT(per)  16.1.5 Definition for tJIT(cc)  16.1.6 Definition for tERR(nper)  16.1.7 Definition for tdyt cycle jitter tJIT(duty)  16.1.8 Definition for tCK(abs), tCH(abs) and tCL(abs)  16.2 Period Clock Jitter  16.2.1 Clock period jitter effects on core timing parameters  16.2.1.1 Cycle time de-rating for core timing parameters  16.2.2 Clock Cycle de-rating for core timing parameters  16.2.3 Clock jitter effects on Command/Address timing parameters  16.2.3.1 tRPRE  16.2.3.2 tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS)  16.2.3.4 tRPST  16.2.4 Clock jitter effects on Write timing parameters  16.2.4.1 tDS, tDH                                                                                                          | 135 135 135 135 136 136 136 137 137 137 138 138 138 138 138                                                                                 |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING  16.1 Clock Specification  16.1.1 Definition for tCK(avg) and nCK  16.1.2 Definition for tCH(avg) and tCL(avg)  16.1.3 Definition for tJIT(per)  16.1.5 Definition for tJIT(cc)  16.1.6 Definition for tERR(nper)  16.1.7 Definition for duty cycle jitter tJIT(duty)  16.1.8 Definition for tCK(abs), tCH(abs) and tCL(abs)  16.2 Period Clock Jitter  16.2.1 Clock period jitter effects on core timing parameters  16.2.1.1 Cycle time de-rating for core timing parameters  16.2.2 Clock Cycle de-rating for core timing parameters  16.2.3 Clock jitter effects on Command/Address timing parameters  16.2.3 Clock jitter effects on Read timing parameters  16.2.3.1 tRPRE  16.2.3.2 tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS)  16.2.3.3 tQSH, tQSL  16.2.4 Clock jitter effects on Write timing parameters  16.2.4 Clock jitter effects on Write timing parameters  16.2.4.1 tDS, tDH  16.2.4.2 tDSS, tDSH | 135 135 135 135 136 136 136 137 137 137 138 138 138 138 138 138                                                                             |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING  16.1 Clock Specification  16.1.1 Definition for tCK(avg) and nCK  16.1.2 Definition for tCH(avg) and tCL(avg)  16.1.3 Definition for tJIT(per)  16.1.5 Definition for tJIT(cc)  16.1.6 Definition for tJIT(cc)  16.1.7 Definition for duty cycle jitter tJIT(duty)  16.1.8 Definition for tCK(abs), tCH(abs) and tCL(abs)  16.2 Period Clock Jitter  16.2.1 Clock period jitter effects on core timing parameters  16.2.1.1 Cycle time de-rating for core timing parameters  16.2.1.2 Clock Cycle de-rating for core timing parameters  16.2.3 Clock jitter effects on Command/Address timing parameters  16.2.3 Clock jitter effects on Read timing parameters  16.2.3.1 tRPRE  16.2.3.2 tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS)  16.2.3.4 tRPST  16.2.4 Clock jitter effects on Write timing parameters  16.2.4.1 tDS, tDH  16.2.4.2 tDSS, tDSH  16.2.4.3 tDQSS                                              | 135 135 135 135 136 136 136 137 137 137 138 138 138 138 138 138                                                                             |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING.  16.1 Clock Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 135 135 135 135 136 136 136 137 137 137 138 138 138 138 138 138 138                                                                         |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING.  16.1 Clock Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 135 135 135 135 136 136 136 137 137 137 138 138 138 138 138 138 138 138 138 138 138 138                                                     |
| 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING.  16.1 Clock Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 135 135 135 135 136 136 136 137 137 137 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 138 |



# 8Gb (256Mx32) LPDDR2-S4 SDRAM / 8Gb (256Mx32) LPDDR2-S4 SDRAM

# 1.0 KEY FEATURES

- Double-data rate architecture; two data transfers per clock cycle
- Bidirectional data strobes (DQS, DQS), These are transmitted/received with data to be used in capturing data at the receiver
- Differential clock inputs (CK and CK)
- Differential data strobes (DQS and DQS)
- · Commands & addresses entered on both positive and negative CK edges; data and data mask referenced to both edges of DQS
- 8 internal banks for concurrent operation
- · Data mask (DM) for write data
- Burst Length: 4 (default), 8 or 16
- Burst Type: Sequential or Interleave
- Read & Write latency : Refer to Table 47 LPDDR2 AC Timing Table
- · Auto Precharge option for each burst access
- · Configurable Drive Strength
- · Auto Refresh and Self Refresh Modes
- Partial Array Self Refresh and Temperature Compensated Self Refresh
- Deep Power Down Mode
- · HSUL 12 compatible inputs
- VDD1/VDD2/VDDQ/VDDCA
  - : 1.8V/1.2V/1.2V/1.2V
- · No DLL: CK to DQS is not synchronized
- Edge aligned data output, center aligned data input
- · Auto refresh duty cycle: 3.9us
- 2/CS, 2CKE





# 2.0 ORDERING INFORMATION

| Part Number     | Max F                  | Freq.                  | Interface | Package                   |  |  |
|-----------------|------------------------|------------------------|-----------|---------------------------|--|--|
| Fait Number     | A-Channel B-Channel    |                        | interrace | Fackage                   |  |  |
| K3PE0E000M-XGC1 | 800Mbps (tCK=2.50ns)   | 800Mbps (tCK=2.50ns)   | HSUL 12   | 12x12 216FBGA             |  |  |
| K3PE0E000M-XGC2 | 1066Mbps (tCK=1.875ns) | 1066Mbps (tCK=1.875ns) | 1130L_12  | (Lead Free, Halogen Free) |  |  |



# 3.0 ADDRESS CONFIGURATION

| Organization (A-Channel : LPDDR2-S4 SDRAM) | Bank Address | Row Address | Column Address |
|--------------------------------------------|--------------|-------------|----------------|
| 256M x 32                                  | BA0 - BA2    | A0 - A13    | A0 - A9        |
|                                            |              |             |                |
| Organization (B-Channel : LPDDR2-S4 SDRAM) | Bank Address | Row Address | Column Address |



# 4.0 PKG DIMENSION & PIN DESCRIPTION





# 4.2 LPDDR2 SDRAM PACKAGE BALLOUT

|    |             |                |             |            |            |            |            |            |            |            |            |            |            | 216Bal     | I FBGA      | ı              |            |             |             |            |            |             |            |            |            |             |           |                |             |
|----|-------------|----------------|-------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------|----------------|------------|-------------|-------------|------------|------------|-------------|------------|------------|------------|-------------|-----------|----------------|-------------|
|    | 1           | 2              | 3           | 4          | 5          | 6          | 7          | 8          | 9          | 10         | 11         | 12         | 13         | 14         | 15          | 16             | 17         | 18          | 19          | 20         | 21         | 22          | 23         | 24         | 25         | 26          | 27        | 28             | 29          |
| A  | NC          | VSS<br>_ab     | VDD2<br>_ab | DQ30<br>_a | DQ29<br>_a | VSSQ<br>_a | DQ26<br>_a | DQ25<br>_a | VSSQ<br>_a | DQS3       | VSSQ<br>_a | DQ14<br>_a | DQ13<br>_a | VSS<br>_a  | VDD1<br>_a  | VDD2<br>_a     | DQ11<br>_a | DQ10<br>_a  | DQ9<br>_a   | DQS1<br>_a | DM1<br>_a  | VDDQ<br>_a  | DQS0<br>_a | DQ7<br>_a  | DQ6<br>_a  | DQ4<br>_a   | DQ3<br>_a | VSS<br>_ab     | NC          |
| В  | VSSQ<br>_b  | NC             | DQ31<br>_a  | VDDQ<br>_a | DQ28<br>_a | DQ27       | VDDQ<br>_a | DQ24<br>_a | VDDQ<br>_a | DQS3       | DM3<br>_a  | DQ15<br>_a | VDDQ<br>_a | VSSQ<br>_a | VRef (DQ)_a | VDD2<br>_a     | DQ12<br>_a | VDDQ_<br>a  | DQ8<br>_a   | DQS1       | VSSQ<br>_a | DM0<br>_a   | DQS0<br>_a | VSSQ<br>_a | VDDQ<br>_a | DQ5<br>_a   | DQ2<br>_a | NC             | VSSQ<br>_a  |
| С  | VDD1<br>_ab | DQ16<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VDD1           | VDD2<br>_ab |
| D  | DQ17<br>_b  | VDDQ<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | DQ1<br>_a      | VDDQ<br>_a  |
| E  | DQ18<br>_b  | DQ19<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VSSQ<br>_a     | DQ0<br>_a   |
| F  | VSSQ<br>_b  | DQ20<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | DM2<br>_a      | VDDQ<br>_a  |
| G  | DQ21<br>_b  | VDDQ<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | DQS2<br>_a     | DQS2<br>_a  |
| н  | DQ22<br>_b  | DQ23<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VSSQ<br>_a     | DQ23<br>_a  |
| J  | VSSQ<br>_b  | VDDQ<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VDDQ<br>_a     | DQ22<br>_a  |
| к  | DQS2<br>_b  | DQS2<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | DQ20<br>_a     | DQ21<br>_a  |
| L  | DM2<br>_b   | DQ0<br>_b      | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | DQ19<br>_a     | VSSQ<br>_a  |
| М  | DQ1<br>_b   | VSSQ<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VDDQ<br>_a     | DQ18<br>_a  |
| N  | DQ2<br>_b   | VDD1<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | DQ16<br>_a     | DQ17<br>_a  |
| Р  | VSS<br>_b   | VSS<br>_b      | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VDD2<br>_b     | VDD1<br>_b  |
| R  | VDD1<br>_b  | VRef<br>(DQ)_b | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VSS<br>_b      | CA0<br>_b   |
| т  | VDD2<br>_b  | VDD2<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VDDCA<br>_b    | CA1<br>_b   |
| U  | VDDQ<br>_b  | DQ3<br>_b      | -           | -          | -          | -          |            |            | -          | _          | -          | -          | -          | -          | _           |                | -          |             | -           | -          | -          |             |            | -          | -          | -           | -         | VRef<br>(CA)_b | CA2<br>_b   |
| v  | DQ4<br>_b   | VSSQ<br>_b     | -           | -          | -          | -          |            | •          |            | A          |            | -          | -          | - (        | -           |                | -          | -           | -           |            | -          | -           |            | -          | -          | -           | -         | VSSCA<br>_b    | CA3<br>_b   |
| w  | DQ6<br>_b   | DQ5<br>_b      | -           | -          | -          | -          | -          | •          | )-/        | -          |            | -          | ٧,         | - 1        | ·           | ) -            | -          |             | -           |            |            | -           | -          | -          | -          | -           | -         | CA4<br>_b      | CS1<br>_b   |
| Υ  | VDDQ<br>_b  | DQ7<br>_b      | -           | -          | -          | -          |            |            | -          | -          |            | -          |            | -          |             |                |            |             | -           | -          | -          |             | -          | -          | -          | -           | -         | CS0<br>_b      | CKE1        |
| AA | DQS0<br>_b  | DQS0<br>_b     | -           | -          | -          | -          | -          | -          | -          | Vi         | Via        | an         | .18        | an         | (a)         | t-c            | -          | tc          | 0           | . C        | O ľ        | m.          |            | ( -        | -          | -           | -         | VSSCA<br>_b    | CKE0        |
| AB | DM0<br>_b   | VSSQ<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | СК_ь           | CK_b        |
| AC | VDDQ<br>_b  | DM1<br>_b      | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VDDCA<br>_b    | CA5<br>_b   |
| AD | DQS1<br>_b  | DQS1<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | CA7<br>_b      | CA6<br>_b   |
| AE | DQ8<br>_b   | VSSQ<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | CA8<br>_b      | VDDCA<br>_b |
| AF | DQ9<br>_b   | VDDQ<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VSSCA<br>_b    | CA9<br>_b   |
| AG | DQ10<br>_b  | DQ11<br>_b     | -           | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -          | -           | -              | -          | -           | -           | -          | -          | -           | -          | -          | -          | -           | -         | VDD2<br>_ab    | ZQ<br>_b    |
| АН | VSSQ<br>_b  | VDD1<br>_ab    | VDD2<br>_ab | DQ13<br>_b | VSSQ<br>_b | DQ15<br>_b | DM3<br>_b  | DQS3<br>_b | VDDQ<br>_b | DQ26<br>_b | DQ27<br>_b | VDDQ<br>_b | DQ30<br>_b | VSSQ<br>_b | VDD2        | VRef<br>(CA)_a | CA9<br>_a  | VSSCA<br>_a | CA7         | CA6<br>_a  | CK<br>_a   | VDDCA<br>_a | CKE0       | CS0<br>_a  | CA3<br>_a  | CA2<br>_a   | CA1<br>_a | VDD1<br>_ab    | VSSCA<br>_a |
| AJ | NC          | VSS<br>_ab     | DQ12<br>_b  | VDDQ<br>_b | DQ14<br>_b | VDDQ<br>_b | VSSQ<br>_b | DQS3       | DQ24<br>_b | DQ25<br>_b | VSSQ<br>_b | DQ28<br>_b | DQ29<br>_b | DQ31<br>_b | VDD1        | VSS<br>_a      | ZQ<br>_a   | CA8         | VDDCA<br>_a | CA5        | CK<br>_a   | VSSCA<br>_a | CKE1       | CS1<br>_a  | CA4<br>_a  | VDDCA<br>_a | CA0<br>_a | VSS<br>_ab     | NC          |

[Top View]

| Channel A | Ground |
|-----------|--------|
| Channel B | ZQ     |
| Power     | NC     |



# 4.3 PAD DEFINITION AND DESCRIPTION

| Pin Name        | Pin Function Channel-A                                 | Pin Name        | Pin Function Channel-B                                 |
|-----------------|--------------------------------------------------------|-----------------|--------------------------------------------------------|
| CK_a, CK_a      | System Differential Clock                              | CK_b, CK_b      | System Differential Clock                              |
| CKE0_a, CKE1_a  | Clock Enable                                           | CKE0_b, CKE1_b  | Clock Enable                                           |
| CS0a, CS1_a     | Chip Select                                            | CS0b, CS1_b     | Chip Select                                            |
| CA0_a ~ CA9_a   | DDR Command / Address Inputs                           | CA0_b ~ CA9_b   | DDR Command / Address Inputs                           |
| DM0_a ~ DM3_a   | Input Data Mask                                        | DM0_b ~ DM3_b   | Input Data Mask                                        |
| DQS0_a ~ DQS3_a | Data Strobe Bi-directional                             | DQS0_b ~ DQS3_b | Data Strobe Bi-directional                             |
| DQS0_a ~ DQS3_a | Data Strobe Complementary                              | DQS0_b ~ DQS3_b | Data Strobe Complementary                              |
| DQ0_a ~ DQ31_a  | Data Inputs / Outputs                                  | DQ0_b ~ DQ31_b  | Data Inputs / Outputs                                  |
| VDD1_a          | Core Power Supply 1                                    | VDD1_b          | Core Power Supply 1                                    |
| VDD2_a          | Core Power Supply 2                                    | VDD2_b          | Core Power Supply 2                                    |
| VDDCA_a         | Input Receiver Power Supply                            | VDDCA_b         | Input Receiver Power Supply                            |
| VDDQ_a          | I/O Power Supply                                       | VDDQ_b          | I/O Power Supply                                       |
| VRef(CA)_a      | Reference Voltage for CA Input Receiver                | VRef(CA)_b      | Reference Voltage for CA Input Receiver                |
| VRef(DQ)_a      | Reference Voltage for DQ Input Receiver                | VRef(DQ)_b      | Reference Voltage for DQ Input Receiver                |
| VSSCA_a         | Ground for CA Input Receivers                          | VSSCA_b         | Ground for CA Input Receivers                          |
| VSSQ_a          | I/O Ground                                             | VSSQ_b          | I/O Ground                                             |
| ZQ_a            | Reference Pin for Output Drive Strength<br>Calibration | ZQ_b            | Reference Pin for Output Drive Strength<br>Calibration |



| Pin Name | Pin Function        |  |  |  |  |
|----------|---------------------|--|--|--|--|
| VDD1_ab  | Core Power Supply 1 |  |  |  |  |
| VDD2_ab  | Core Power Supply 2 |  |  |  |  |
| VSS      | Ground              |  |  |  |  |
| NC       | No Connet           |  |  |  |  |



# 4.4 FUNCTIONAL BLOCK DIAGRAM







# 5.0 IDD SPEC TABLE

[Table 1] IDD Specification for 8G + 8G 2 -Channel LPDDR2-S4B SDRAM

|         | Symbol               | Power Supply    | 1066Mbps | 800Mbps | Units | Notes  |
|---------|----------------------|-----------------|----------|---------|-------|--------|
|         | IDD0 <sub>1</sub>    | VDD1            | 9.5      | 9.5     | mA    | 3,11   |
| IDD0    | IDD0 <sub>2</sub>    | VDD2            | 58.3     | 48.3    | mA    | 3,11   |
| ,       | IDD0 <sub>IN</sub>   | VDDCA +<br>VDDQ | 6.3      | 6.3     | mA    | 3,4,11 |
|         | IDD2P <sub>1</sub>   | VDD1            | 2.0      | 2.0     | mA    | 3,10   |
| IDD2P   | IDD2P <sub>2</sub>   | VDD2            | 4.4      | 4.4     | mA    | 3,10   |
|         | IDD2P <sub>IN</sub>  | VDDCA +<br>VDDQ | 0.4      | 0.4     | mA    | 3,4,10 |
|         | IDD2PS <sub>1</sub>  | VDD1            | 2.0      | 2.0     | mA    | 3,10   |
| IDD2PS  | IDD2PS <sub>2</sub>  | VDD2            | 4.4      | 4.4     | mA    | 3,10   |
|         | IDD2PS <sub>IN</sub> | VDDCA +<br>VDDQ | 0.4      | 0.4     | mA    | 3,4,10 |
|         | IDD2N <sub>1</sub>   | VDD1            | 2.5      | 2.5     | mA    | 3,11   |
| IDD2N   | IDD2N <sub>2</sub>   | VDD2            | 16.3     | 13.3    | mA    | 3,11   |
|         | IDD2N <sub>IN</sub>  | VDDCA +<br>VDDQ | 5.3      | 5.3     | mA    | 3,4,11 |
|         | IDD2NS <sub>1</sub>  | VDD1            | 2.5      | 2.5     | mA    | 3,11   |
| IDD2NS  | IDD2NS <sub>2</sub>  | VDD2            | 9.3      | 8.3     | mA    | 3,11   |
|         | IDD2NS <sub>IN</sub> | VDDCA +<br>VDDQ | 5.3      | 5.3     | mA    | 3,4,11 |
|         | IDD3P <sub>1</sub>   | VDD1            | 3.5      | 3.5     | mA    | 3,11   |
| IDD3P   | IDD3P <sub>2</sub>   | VDD2            | 7.3      | 7.3     | mA    | 3,11   |
|         | IDD3P <sub>IN</sub>  | VDDCA +<br>VDDQ | 0.4      | 0.4     | mA    | 3,4,11 |
|         | IDD3PS <sub>1</sub>  | VDD1            | 3.5      | 3.5     | mA    | 3,11   |
| IDD3PS  | IDD3PS <sub>2</sub>  | VDD2            | 7.3      | 7.3     | mA    | 3,11   |
|         | IDD3PS <sub>IN</sub> | VDDCA +<br>VDDQ | 0.4      | 0.4     | mA    | 3,4,11 |
|         | IDD3N <sub>1</sub>   | VDD1            | 3.5      | 3.5     | mA    | 3,11   |
| IDD3N   | IDD3N <sub>2</sub>   | VDD2            | 19.3     | 15.3    | mA    | 3,11   |
|         | IDD3N <sub>IN</sub>  | VDDCA +<br>VDDQ | 5.3      | 5.3     | mA    | 3,4,11 |
|         | IDD3NS <sub>1</sub>  | VDD1            | 3.5      | 3.5     | mA    | 3,11   |
| IDD3NS  | IDD3NS <sub>2</sub>  | VDD2            | 10.3     | 9.3     | mA    | 3,11   |
|         | IDD3NS <sub>IN</sub> | VDDCA +<br>VDDQ | 5.3      | 5.3     | mA    | 3,4,11 |
|         | IDD4R <sub>1</sub>   | VDD1            | 3.5      | 3.5     | mA    | 3,11   |
| IDD4R - | IDD4R <sub>2</sub>   | VDD2            | 173.3    | 133.3   | mA    | 3,11   |
| א4טטו   | IDD4R <sub>IN</sub>  | VDDCA           | 5.15     | 5.15    | mA    | 3,11   |
| Ī       | IDD4R <sub>Q</sub>   | VDDQ            | 140.15   | 110.15  | mA    | 3,6,11 |
|         | IDD4W <sub>1</sub>   | VDD1            | 3.5      | 3.5     | mA    | 3,11   |
| IDD4W   | IDD4W <sub>2</sub>   | VDD2            | 173.3    | 133.3   | mA    | 3,11   |
|         | IDD4W <sub>IN</sub>  | VDDCA +<br>VDDQ | 13.3     | 13.3    | mA    | 3,4,11 |



|        | Symbol              |      | Power Supply    | 1066Mbps | 800Mbps | Units | Notes          |  |
|--------|---------------------|------|-----------------|----------|---------|-------|----------------|--|
|        | IDD5 <sub>1</sub>   |      | VDD1            | 16.5     | 16.5    | mA    | 3,11           |  |
| IDD5   | IDD5 <sub>2</sub>   |      | VDD2            | 133.3    | 133.3   | mA    | 3,11           |  |
|        | IDD5 <sub>IN</sub>  |      | VDDCA +<br>VDDQ | 5.3      | 5.3     | mA    | 3,4,11         |  |
|        | IDD5AB              | 1    | VDD1            | 4.5      | 4.5     | mA    | 3,11           |  |
| IDD5AB | IDD5AB              | 2    | VDD2            | 16.3     | 16.3    | mA    | 3,11           |  |
|        | IDD5AB <sub>I</sub> | N    | VDDCA +<br>VDDQ | 5.3      | 5.3     | mA    | 3,4,11         |  |
|        | IDD5PB              | 1    | VDD1            | 4.5      | 4.5     | mA    | 1,3,11         |  |
| IDD5PB | IDD5PB              | 2    | VDD2            | 25.3     | 25.3    | mA    | 1,3,11         |  |
| .553.5 | IDD5PB <sub>I</sub> | N    | VDDCA +<br>VDDQ | 5.3 5.3  |         | mA    | 1,3,4,11       |  |
|        | IDD6 <sub>1</sub>   | 45°C | VDD1            | 0.72     |         | mA.   | 2,3,8,9,10,12  |  |
|        | 85°C                |      | VDD1            | 3.       | .6      | ША    | 2,3,0,9,10,12  |  |
| IDD6   | IDD6 <sub>2</sub>   | 45°C | VDD2            | 3.       | .2      | - mA  | 2,3,8,9,10,12  |  |
| .550   |                     | 85°C | *552            | 13       | 3.6     | 110 ( | 2,0,0,0,10,12  |  |
|        | IDD6 <sub>IN</sub>  | 45°C | VDDCA +         | 0.0      |         | mA    | 2,3,4,8,9,10,1 |  |
|        | ""                  | 85°C | VDDQ            | 0.       |         |       | 2              |  |
|        | IDD8 <sub>1</sub>   | 45°C | VDD1            | 4        | 0       | uA    | 3,10,13,14     |  |
|        | '                   | 85°C |                 | 8        | 0       |       | 2,12,12,1      |  |
| IDD8   | IDD8 <sub>2</sub>   | 45°C | VDD2            | 10       | 00      | uA    | 3,10,13,14     |  |
| .550   | .= = -2             | 85°C | , 552           | 20       | 00      | u, t  | 5,10,15,14     |  |
|        | IDD8 <sub>IN</sub>  | 45°C | VDDCA +         | 6        | 0       | uA    | 3,4,10,13,14   |  |
|        | .DDOIN              | 85°C | VDDQ            | 12       | 20      | uA    | 5,7,10,15,14   |  |

### NOTE:

- 1) Per Bank Refresh only applicable for LPDDR2-S4 SDRAM devices of 1Gb or higher densities.
  2) This is the general definition that applies to full array Self Refresh. Refer to IDD6 Partial Array Self-Refresh Current for details of Partial Array Self Refresh IDD6 specification.
  3) IDD values published are the maximum of the distribution of the arithmetic mean.
- 4) Measured currents are the summation of VDDQ and VDDCA.
- 5) To calculate total current consumption, the currents of all active operations must be considered.
- 6) Guaranteed by design with Un-termination and 5pF output loading cap.
- 7) IDD current specifications are tested after the device is properly initialized.
  8) In addition, supplier data sheets may include additional Self Refresh IDD values for temperature subranges within the Standard or Extended Temperature Ranges.
  9) 1x Self-Refresh Rate is the rate at which the LPDDR2-S4 SDRAM device is refreshed internally during Self-Refresh in the Standard Temperature range.
- 10) These specification values are under same condition of the both channels selected at the same time.
- 11) These specification values are under IDD2PS condition of the other unselected channel.
- 12) IDD6 85°C is guaranteed, IDD6 45°C is typical values. 13) IDD8 85°C is guaranteed, IDD8 45°C is typical values.
- 14) DPD (Deep Power Down) function is an optional feature, and it will be enabled upon request.

Please contact Samsung for more information.



CH.A 8Gb DDP LPDDR2-S4 SDRAM (256M x32)



# LPDDR2-S4 SDRAM SPECIFICATION

 $8G = 128M \times 32 + 128M \times 32, 2/CS, 2CKE$ 

# 1.0 KEY FEATURE

- Double-data rate architecture; two data transfers per clock cycle
- Bidirectional data strobes (DQS, DQS), These are transmitted/received with data to be used in capturing data at the receiver
- Differential clock inputs (CK and CK)
- Differential data strobes (DQS and DQS)
- · Commands & addresses entered on both positive and negative CK edges; data and data mask referenced to both edges of DQS
- 8 internal banks for concurrent operation
- · Data mask (DM) for write data
- Burst Length: 4 (default), 8 or 16
- Burst Type: Sequential or Interleave
- Read & Write latency: Refer to Table 47 LPDDR2 AC Timing Table
- Auto Precharge option for each burst access
- · Configurable Drive Strength
- · Auto Refresh and Self Refresh Modes
- Partial Array Self Refresh and Temperature Compensated Self Refresh
- Deep Power Down Mode
- HSUL\_12 compatible inputs
- VDD1/VDD2/VDDQ/VDDCA
  - : 1.8V/1.2V/1.2V/1.2V
- No DLL : CK to DQS is not synchronized
- · Edge aligned data output, center aligned data input
- · Auto refresh duty cycle: 3.9us
- 2/CS, 2CKE

# 2.0 ORDERING INFORMATION

| Part No.        | Org.           | Temperature | Max Frequency          | Interface |
|-----------------|----------------|-------------|------------------------|-----------|
| K4P8G304EB-*GC1 | x32            | Tc=-25~85'C | 800Mbps (tCK=2.50ns)   | HSUL 12   |
| K4P8G304EB-*GC2 | X32 .<br>\/ \/ | an an 0 t   | 1066Mbps (tCK=1.875ns) | H30L_12   |

1) K4P8G304**E**B-% : VDD1=1.8V. VDD2=1.2V. VDDQ=1.2V. VDDCA=1.2V



# 3.0 LPDDR2 SDRAM ADDRESSING

# [Table 1] LPDDR2 SDRAM Addressing

|     | Items                                | 4Gb     |
|-----|--------------------------------------|---------|
|     | Device Type                          | S4      |
|     | Number of Banks                      | 8       |
|     | Bank Addresses                       | BA0-BA2 |
|     | t <sub>REFI</sub> (us) <sup>*2</sup> | 3.9     |
| x16 | Row Addresses                        | R0-R13  |
| X.0 | Column Addresses*1                   | C0-C10  |
| x32 | Row Addresses                        | R0-R13  |
|     | Column Addresses*1                   | C0-C9   |

### NOTE:

- 1) The least-significant column address C0 is not transmitted on the CA bus, and is implied to be zero.
- 2) t<sub>REFI</sub> values for all bank refresh is Tc = -25~85°C, Tc means Operating Case Temperature
- 3) Row and Column Address values on the CA bus that are not used are "don't care."





# 4.0 FUNCTIONAL BLOCK DIAGRAM





# 5.0 INPUT/OUTPUT FUNCTIONAL DESCRIPTION

# [Table 2] Pin Definition and Description

| Name                                                                       | Type   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ск, ск                                                                     | Input  | Clock: CK and $\overline{CK}$ are differential clock inputs. All Double Data Rate (DDR) CA inputs are sampled on both positive and negative edge of CK. Single Data Rate (SDR) inputs, $\overline{CS}$ and CKE, are sampled at the positive Clock edge. Clock is defined as the differential pair, CK and $\overline{CK}$ . The positive Clock edge is defined by the cross point of a rising CK and a falling $\overline{CK}$ . The negative Clock edge is defined by the cross point of a falling CK and a rising $\overline{CK}$ .                                                                                                                                                                                                               |
| CKE                                                                        | Input  | Clock Enable: CKE HIGH activates and CKE LOW deactivates internal clock signals and therefore device input buffers and output drivers. Power savings modes are entered and exited through CKE transitions. CKE is considered part of the command code. See Command truth table on page 31 for command code descriptions. CKE is sampled at the positive Clock edge.                                                                                                                                                                                                                                                                                                                                                                                 |
| CS                                                                         | Input  | Chip Select: CS is considered part of the command code. See Command truth table on page 31 for command code descriptions. CS is sampled at the positive Clock edge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CA0 - CA9                                                                  | Input  | DDR Command/Address Inputs: Uni-directional command/address bus inputs.  CA is considered part of the command code. See Command truth table on page 31 for command code descriptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DQ0 - DQ15<br>(x16)<br>DQ0 - DQ31<br>(x32)                                 | I/O    | Data Inputs/Outputs: Bi-directional data bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DQS0 - DQS1<br>DQS0 - DQS1<br>(x16)<br>DQS0 - DQS3<br>DQS0 - DQS3<br>(x32) | I/O    | Data Strobes (Bi-directional, Differential): The data strobe is bi-directional (used for read and write data) and Differential (DQS and DQS). It is output with read data and input with write data. DQS is edge-aligned to read data and centered with write data.  For x16, DQS0 and DQS0 correspond to the data on DQ0 - DQ7, DQS1 and DQS1 to the data on DQ8 - DQ15.  For x32, DQS0 and DQS0 correspond to the data on DQ0 - DQ7, DQS1 and DQS1 to the data on DQ8 - DQ15, DQS2 and DQS2 to the data on DQ16 - DQ23, DQS3 and DQS3 to the data on DQ24 - DQ31.                                                                                                                                                                                 |
| DM0 - DM1<br>(x16)<br>DM0 - DM3<br>(x32)                                   | Input  | Input Data Mask: DM is the input mask signal for write data. Input data is masked when DM is sampled HIGH coinciden with that input data during a Write access. DM is sampled on both edges of DQS. Although DM is for input only, the DM loading shall match the DQ and DQS (or DQS).  For x16 devices, DM0 is the input data mask signal for the data on DQ0-7, DM1 is the input data mask signal for the data on DQ8-15.  For x32 devices, DM0 is the input data mask signal for the data on DQ0-7, DM1 is the input data mask signal for the data on DQ8-15, DM2 is the input data mask signal for the data on DQ8-15, DM2 is the input data mask signal for the data on DQ16-23 and DM3 is the input data mask signal for the data on DQ24-31. |
| V <sub>DD1</sub>                                                           | Supply | Core Power Supply 1: Core power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $V_{\mathrm{DD2}}$                                                         | Supply | Core Power Supply 2: Core power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $V_{\rm DDCA}$                                                             | Supply | Input Receiver Power Supply: Power supply for CA0-9, CKE, CS, CK, and CK input buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $V_{\mathrm{DDQ}}$                                                         | Supply | I/O Power Supply: Power supply for Data input/output buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>Ref</sub> (CA)                                                      | Supply | Reference Voltage for CA Input Receiver: Reference voltage for all CA0-9, CKE, CS, CK, and CK input buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>Ref</sub> (DQ)                                                      | Supply | Reference Voltage for DQ Input Receiver: Reference voltage for all Data input buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $V_{SS}$                                                                   | Supply | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>SSCA</sub>                                                          | Supply | Ground for Input Buffers (Receivers)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $V_{\rm SSQ}$                                                              | Supply | I/O Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                            |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

NOTE:
1) Data includes DQ and DM.



# 6.0 FUNCTIONAL DESCRIPTION

This device contains the following number of bits:

8Gb has 4,294,967,296 bits + 4,294,967,296 bits

LPDDR2-S4 uses a double data rate architecture on the Command/Address (CA) bus to reduce the number of input pins in the system. The 10-bit CA bus contains command, address, and Bank information. Each command uses one clock cycle, during which command information is transferred on both the positive and negative edge of the clock.

LPDDR2-S4 uses a double data rate architecture on the DQ pins to achieve high speed operation. The double data rate architecture is essentially a 4n prefetch architecture with an interface designed to transfer two data bits per DQ every clock cycle at the I/O pins. A single read or write access for the LPDDR2-S4 effectively consists of a single 4n-bit wide, one clock cycle data transfer at the internal SDRAM core and four corresponding n-bit wide, onehalf-clock-cycle data transfers at the I/O pins.

Read and write accesses to the LPDDR2 are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence

For LPDDR2-S4 devices, accesses begin with the registration of an Activate command, which is then followed by a Read or Write command. The address and BA bits registered coincident with the Activate command are used to select the row and the Bank to be accessed. The address bits registered coincident with the Read or Write command are used to select the Bank and the starting column location for the burst access.

Prior to normal operation, the LPDDR2 must be initialized.





# 6.1 Simplified LPDDR2-S4 State Diagram

LPDDR2-SDRAM state diagram provides a simplified illustration of allowed state transitions and the related commands to control them. For a complete definition of the device behavior, the information provided by the state diagram should be integrated with the truth tables and timing specification.

The truth tables provide complementary information to the state diagram, they clarify the device behavior and the applied restrictions when considering the actual state of all the banks.

For the command definition, see datasheet of [Command Definition & Timing Diagram].



Figure 1. LPDDR2-S4: Simplified Bus Interface State Diagram

### NOTE

1) For LPDDR2-SDRAM in the Idle state, all banks are precharged.



# 6.2 Mode Register Definition

# 6.2.1 Mode Register Assignment and Definition in LPDDR2 SDRAM

Table 3 shows the 16 common mode registers for LPDDR2 SDRAM and NVM. Table 4 shows only LPDDR2 SDRAM mode registers and Table 5 shows only LPDDR2 NVM mode registers. Additionally Table 6 shows RFU mode registers and Reset Command.

Each register is denoted as "R" if it can be read but not written, "W" if it can be written but not read, and "R/W" if it can be read and written.

Mode Register Read command shall be used to read a register. Mode Register Write command shall be used to write a register.

### (Table 31 Mode Register Assignment in LPDDR2 SDRAM (Common part)

| MR#   | MA<br><7:0>                      | Function         | Access | OP7       | OP6        | OP5            | OP4          | OP3            | OP2   | OP1  | OP0 |  |  |
|-------|----------------------------------|------------------|--------|-----------|------------|----------------|--------------|----------------|-------|------|-----|--|--|
| 0     | 00 <sub>H</sub>                  | Device Info.     | R      | (RFU)     |            |                | RZQI         |                | (RFU) | DI   | DAI |  |  |
| 1     | 01 <sub>H</sub>                  | Device Feature 1 | W      | n         | WR (for AF | <sup>2</sup> ) | WC           | BT             |       |      |     |  |  |
| 2     | 02 <sub>H</sub>                  | Device Feature 2 | W      |           | (RF        | =U)            |              |                | RL 8  | k WL |     |  |  |
| 3     | 03 <sub>H</sub>                  | I/O Config-1     | W      |           | (RF        | -U)            |              |                | D     | S    |     |  |  |
| 4     | 04 <sub>H</sub>                  | Refresh Rate     | R      | TUF (RFU) |            |                | =U)          | Refresh Rate   |       |      |     |  |  |
| 5     | 05 <sub>H</sub>                  | Basic Config-1   | R      |           |            | LP             | DDR2 Ma      | anufacturer ID |       |      |     |  |  |
| 6     | 06 <sub>H</sub>                  | Basic Config-2   | R      |           |            |                | Revisi       | ion ID1        |       |      |     |  |  |
| 7     | 07 <sub>H</sub>                  | Basic Config-3   | R      |           |            |                | Revisi       | on ID2         |       |      |     |  |  |
| 8     | 08 <sub>H</sub>                  | Basic Config-4   | R      | I/O v     | vidth      |                | Der          | nsity          |       | Ту   | ре  |  |  |
| 9     | 09 <sub>H</sub>                  | Test Mode        | W      | Vendo     |            | ndor-Spec      | ific Test Mo | ode            |       |      |     |  |  |
| 10    | 0A <sub>H</sub>                  | IO Calibration   | W      | Calibra   |            |                | Calibrati    | ation Code     |       |      |     |  |  |
| 11:15 | 0B <sub>H</sub> ~0F <sub>H</sub> | (reserved)       |        | (RFU      |            |                |              | =U)            |       |      |     |  |  |

# [Table 4] Mode Register Assignment in LPDDR2 SDRAM (SDRAM part)

| MR#   | MA<br><7:0>                      | Function VIV | Access | a PP7@ | OP7 OP6 OP5 OP4 |  |       |         | OP2 | OP1 | OP0 |  |  |
|-------|----------------------------------|--------------|--------|--------|-----------------|--|-------|---------|-----|-----|-----|--|--|
| 16    | 10 <sub>H</sub>                  | PASR_Bank    | W      |        | Bank Mask       |  |       |         |     |     |     |  |  |
| 17    | 11 <sub>H</sub>                  | PASR_Seg     | W      |        |                 |  | Segme | nt Mask |     |     |     |  |  |
| 18-19 | 12 <sub>H</sub> -13 <sub>H</sub> | (Reserved)   |        |        |                 |  | (RI   | =U)     |     |     |     |  |  |



# [Table 5] Mode Register Assignment in LPDDR2 SDRAM (NVM Part)

| MR#   | MA<br><7:0>                      | Function     | Access | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |
|-------|----------------------------------|--------------|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| 20:31 | 14 <sub>H</sub> ~1F <sub>H</sub> | (Do Not Use) |        |     |     |     |     |     |     |     |     |

### [Table 6] Mode Register Assignment in LPDDR2 SDRAM (DQ Calibration and Reset Command)

|         |                                  | igninent in LPDDR2 3DRA     | (,     |       |                                                      |            | -,         |             |          |         |     |
|---------|----------------------------------|-----------------------------|--------|-------|------------------------------------------------------|------------|------------|-------------|----------|---------|-----|
| MR#     | MA<br><7:0>                      | Function                    | Access | OP7   | OP6                                                  | OP5        | OP4        | OP3         | OP2      | OP1     | OP0 |
| 32      | 20 <sub>H</sub>                  | DQ Calibration<br>Pattern A | R      |       | See "DQ Calibration" on Operations & Timing Diagram. |            |            |             |          |         |     |
| 33:39   | 21 <sub>H</sub> ~27 <sub>H</sub> | (Do Not Use)                |        |       |                                                      |            |            |             |          |         |     |
| 40      | 28 <sub>H</sub>                  | DQ Calibration<br>Pattern B | R      |       | See "D                                               | Q Calibrat | ion" on Op | perations 8 | Timing D | iagram. |     |
| 41:47   | 29 <sub>H</sub> ~2F <sub>H</sub> | (Do Not Use)                |        |       |                                                      |            |            |             |          |         |     |
| 48:62   | 30 <sub>H</sub> ~3E <sub>H</sub> | (Reserved)                  |        |       |                                                      |            | (R         | FU)         |          |         |     |
| 63      | 3F <sub>H</sub>                  | Reset                       | W      |       |                                                      |            |            | X           |          |         |     |
| 64:126  | 40 <sub>H</sub> ~7E <sub>H</sub> | (Reserved)                  |        |       |                                                      |            | (R         | FU)         |          |         |     |
| 127     | 7F <sub>H</sub>                  | (Do Not Use)                |        |       |                                                      |            |            |             |          |         |     |
| 128:190 | 80 <sub>H</sub> ∼BE <sub>H</sub> | (Reserved for Vendor Use)   |        |       |                                                      |            | (R         | FU)         |          |         |     |
| 191     | BF <sub>H</sub>                  | (Do Not Use)                |        |       |                                                      |            |            |             |          |         |     |
| 192:254 | C0 <sub>H</sub> ~FE <sub>H</sub> | (Reserved for Vendor Use)   |        | (RFU) |                                                      |            |            |             |          |         |     |
| 255     | FF <sub>H</sub>                  | (Do Not Use)                |        |       |                                                      |            |            |             |          |         |     |

The following notes apply to Table 3 Mode Register Assignment in LPDDR2 SDRAM (Common part), Table 4 Mode Register Assignment in LPDDR2 SDRAM (SDRAM part), Table 5 Mode Register Assignment in LPDDR2 SDRAM (NVM Part), and Table 6 Mode Register Assignment in LPDDR2 SDRAM (DQ Calibration and Reset Command):

# NOTE:

1) RFU bits shall be set to '0' during Mode Register writes.

2) RFU bits shall be read as '0' during Mode Register reads.
3) All Mode Registers that are specified as RFU or write-only shall return undefined data when read and DQS, DQS shall be toggled.

4) All Mode Registers that are specified as RFU shall not be written.

5) Writes to read-only registers shall have no impact on the functionality of the device.



# MR0\_Device Information (MA<7:0> = $00_H$ ):

| OP7 | OP6   | OP5 | OP4 | OP3         | OP2   | OP1 | OP0 |
|-----|-------|-----|-----|-------------|-------|-----|-----|
|     | (RFU) |     | RZ  | <u>'</u> QI | (RFU) | DI  | DAI |

| DAI (Device Auto-Initialization Status)          | Read-only | OP<0> | 0 <sub>B</sub> : DAI complete<br>1 <sub>B</sub> : DAI still in progress                                                                                                                                                                                                                                                     |
|--------------------------------------------------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DI (Device Information)                          | Read-only | OP<1> | 0 <sub>B</sub> : S4 SDRAM<br>1 <sub>B</sub> : Do Not Use                                                                                                                                                                                                                                                                    |
| RZQI (Built in Self Test for RZQ Information) 1) | Read-only |       | <ul> <li>00<sub>B</sub>: RZQ self test not supported</li> <li>01<sub>B</sub>: ZQ-pin may connect to VDDCA or float</li> <li>10<sub>B</sub>: ZQ-pin may short to GND</li> <li>11<sub>B</sub>: ZQ-pin self test completed, no error condition detected (ZQ-pin may not connect to VDDCA or float nor short to GND)</li> </ul> |

### NOTE:

- 1) RZQI will be set upon completion of the MRW ZQ Initialization Calibration command.
- 2) If ZQ is connected to VDDCA to set default calibration, OP[4:3] shall be set to 01. If ZQ is not connected to VDDCA, either OP[4:3] = 01 or OP[4:3] = 10 might indicate a ZQpin assembly error. It is recommended that the assembly error is corrected.
- 3) In the case of possible assembly error (either OP[4:3]=01 per Note 4), the LPDDR2 device will default to factory trim settings for RON, and will ignore ZQ calibration commands. In either case, the system may not function as intended.
- 4) In the case of the ZQ self-test returning a value of 11b, this result indicates that the device has detected a resistor connection to the ZQ pin. However, this result cannot be used to validate the ZQ resistor value or that the ZQ resistor tolerance meets the specified limits (i.e 240-ohm +/- 1%).

# MR1\_Device Feature 1 (MA<7:0> = $01_H$ ):

| OP7 | OP6        | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |
|-----|------------|-----|-----|-----|-----|-----|-----|
| n   | WR (for AP | ')  | WC  | ВТ  |     | BL  |     |

| BL                | Write-only | OP<2:0> | 010 <sub>B</sub> : BL4 (default) 011 <sub>B</sub> : BL8 100 <sub>B</sub> : BL16 All others: Reserved                                                                                 |
|-------------------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BT <sup>1)</sup>  | Write-only | OP<3>   | 0 <sub>B</sub> : Sequential (default) 1 <sub>B</sub> : Interleaved                                                                                                                   |
| WC                | Write-only | OP<4>   | 0 <sub>B</sub> : Wrap (default) 1 <sub>B</sub> : No wrap (allowed for SDRAM BL4 only)                                                                                                |
| nWR <sup>2)</sup> | Write-only | OP<7:5> | 001 <sub>B</sub> : nWR=3 (default) 010 <sub>B</sub> : nWR=4 011 <sub>B</sub> : nWR=5 100 <sub>B</sub> : nWR=6 101 <sub>B</sub> : nWR=7 110 <sub>B</sub> : nWR=8 All others: Reserved |

### NOTE:

- 1) BL 16, interleaved is not an official combination to be supported.
- 2) Programmed value in nWR register is the number of clock cycles which determines when to start internal precharge operation for a write burst with AP enabled. It is deter-



[Table 7] Burst Sequence by BL, BT, and WC

| C3             | C2             | C1             | CO             | wc   | ВТ   | BL  |                       |     |     | Bu   | ırst C | ycle N | umbe  | r and  | Burst  | Addr | ess S | equer | ıce |    |    |    |
|----------------|----------------|----------------|----------------|------|------|-----|-----------------------|-----|-----|------|--------|--------|-------|--------|--------|------|-------|-------|-----|----|----|----|
| CS             | C2             | C1             | CU             | WC   | ы    | DL  | 1                     | 2   | 3   | 4    | 5      | 6      | 7     | 8      | 9      | 10   | 11    | 12    | 13  | 14 | 15 | 16 |
| Х              | Χ              | 0 <b>B</b>     | 0 <b>B</b>     | wrap | any  |     | 0                     | 1   | 2   | 3    |        |        |       |        |        |      |       |       |     |    |    |    |
| Х              | Х              | 1 <sub>B</sub> | 0 <b>B</b>     | wrap | ally | 4   | 2                     | 3   | 0   | 1    |        |        |       |        |        |      |       |       |     |    |    |    |
| Х              | Х              | Х              | 0 <b>B</b>     | nw   | any  |     | у                     | y+1 | y+2 | y+3  |        |        |       |        |        |      |       |       |     |    |    |    |
| Х              | 0 <b>B</b>     | 0 <b>B</b>     | 0 <b>B</b>     |      |      |     | 0                     | 1   | 2   | 3    | 4      | 5      | 6     | 7      |        |      |       |       |     |    |    |    |
| Х              | 0 <b>B</b>     | 1 <sub>B</sub> | 0 <sub>B</sub> |      | 000  |     | 2                     | 3   | 4   | 5    | 6      | 7      | 0     | 1      |        |      |       |       |     |    |    |    |
| Х              | 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     |      | seq  |     | 4                     | 5   | 6   | 7    | 0      | 1      | 2     | 3      |        |      |       |       |     |    |    |    |
| Х              | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     |      |      |     | 6                     | 7   | 0   | 1    | 2      | 3      | 4     | 5      |        |      |       |       |     |    |    |    |
| Х              | 0 <b>B</b>     | 0 <sub>B</sub> | 0 <b>B</b>     | wrap |      | 8   | 0                     | 1   | 2   | 3    | 4      | 5      | 6     | 7      |        |      |       |       |     |    |    |    |
| Х              | 0 <b>B</b>     | 1 <sub>B</sub> | 0 <b>B</b>     |      | :4   |     | 2                     | 3   | 0   | 1    | 6      | 7      | 4     | 5      |        |      |       |       |     |    |    |    |
| Х              | 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     |      | int  |     | 4                     | 5   | 6   | 7    | 0      | 1      | 2     | 3      |        |      |       |       |     |    |    |    |
| Х              | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     |      |      |     | 6                     | 7   | 4   | 5    | 2      | 3      | 0     | 1      |        |      |       |       |     |    |    |    |
| Х              | Х              | Х              | 0 <b>B</b>     | nw   | any  |     |                       |     |     |      |        |        | illeg | al (no | t allo | wed) |       |       |     |    |    |    |
| 0 <sub>B</sub> | 0 <sub>B</sub> | 0 <b>B</b>     | 0 <sub>B</sub> |      |      |     | 0                     | 1   | 2   | 3    | 4      | 5      | 6     | 7      | 8      | 9    | Α     | В     | С   | D  | Е  | F  |
| 0 <b>B</b>     | 0 <b>B</b>     | 1 <sub>B</sub> | 0 <b>B</b>     |      |      |     | 2                     | 3   | 4   | 5    | 6      | 7      | 8     | 9      | Α      | В    | С     | D     | Е   | F  | 0  | 1  |
| 0 <b>B</b>     | 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     |      |      |     | 4                     | 5   | 6   | 7    | 8      | 9      | Α     | В      | С      | D    | Е     | F     | 0   | 1  | 2  | 3  |
| 0 <b>B</b>     | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     |      |      |     | 6                     | 7   | 8   | 9    | Α      | В      | С     | D      | E      | F    | 0     | 1     | 2   | 3  | 4  | 5  |
| 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     | 0 <b>B</b>     | wrap | seq  | 16  | 8                     | 9   | Α   | В    | С      | D      | Е     | F      | 0      | 1    | 2     | 3     | 4   | 5  | 6  | 7  |
| 1 <sub>B</sub> | 0 <b>B</b>     | 1 <sub>B</sub> | 0 <b>B</b>     |      |      | 16  | Α                     | В   | С   | D    | Е      | F      | 0     | 1      | 2      | 3    | 4     | 5     | 6   | 7  | 8  | 9  |
| 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     |      |      |     | С                     | D   | Е   | F    | 0      | 1      | 2     | 3      | 4      | 5    | 6     | 7     | 8   | 9  | Α  | В  |
| 1 <sub>B</sub> | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     |      |      |     | E                     | F   | 0   | 1    | 2      | 3      | 4     | 5      | 6      | 7    | 8     | 9     | Α   | В  | С  | D  |
| Х              | Х              | Х              | 0 <b>B</b>     |      | int  |     | illegal (not allowed) |     |     |      |        |        |       |        |        |      |       |       |     |    |    |    |
| Х              | Х              | Χ              | 0 <b>B</b>     | nw   | any  | Λίν | /io                   | ın  | اوا | n (6 | ) t c  |        | illeg | al (no | t allo | wed) | hl    |       |     |    |    |    |

- 1) C0 input is not present on CA bus. It is implied zero.
  2) For BL=4, the burst address represents C1 C0.
  3) For BL=8, the burst address represents C2 C0.

# [Table 8] LPDDR2-S4 Non Wrap Restrictions

| 0,                            |                    |  |  |  |  |  |  |  |
|-------------------------------|--------------------|--|--|--|--|--|--|--|
| 4Gb                           |                    |  |  |  |  |  |  |  |
| Not across full page boundary |                    |  |  |  |  |  |  |  |
| x16 7FE, 7FF, 000, 001        |                    |  |  |  |  |  |  |  |
| x32                           | 3FE, 3FF, 000, 001 |  |  |  |  |  |  |  |
| Not across sul                | page boundary      |  |  |  |  |  |  |  |
| x16 3FE, 3FF, 400, 401        |                    |  |  |  |  |  |  |  |
| x32                           | None               |  |  |  |  |  |  |  |

# NOTE:

1) Non-wrap BL=4 data-orders shown above are prohibited.



<sup>4)</sup> For BL=16, the burst address represents C3 - C0.
5) For no-wrap (nw), BL4, the burst shall not cross the page boundary and shall not cross sub-page boundary. The variable y may start at any address with C0 equal to 0 and may not start at any address in Table 8 below for the respective density and bus width combinations.

# MR2\_Device Feature 2 (MA<7:0> = $02_H$ ):

| OP7 | OP6 | OP5 | OP4 | OP3 | OP2  | OP1  | OP0 |
|-----|-----|-----|-----|-----|------|------|-----|
|     | (RF | -U) |     |     | RL 8 | & WL |     |

| RL & WL | Write-only | OP<3:0> | 0001 <sub>B</sub> : RL3 / WL1(default) 0010 <sub>B</sub> : RL4 / WL2 0011 <sub>B</sub> : RL5 / WL2 0100 <sub>B</sub> : RL6 / WL3 0101 <sub>B</sub> : RL7 / WL4 |
|---------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |            |         | 0101 <sub>B</sub> : RL7 / WL4<br>0110 <sub>B</sub> : RL8 / WL4<br>All others: Reserved                                                                         |

# MR3\_I/O Configuration 1 (MA<7:0> = $03_H$ ):

| OP | OP6 | OP5  | OP4 | OP3 | OP2 | OP1 | OP0 |
|----|-----|------|-----|-----|-----|-----|-----|
|    | (F  | RFU) |     |     | D   | S   |     |

|    |            |         | 0000 <sub>B</sub> : Reserved                      |
|----|------------|---------|---------------------------------------------------|
|    |            |         | <b>0001</b> <sub>B</sub> : 34.3-ohm typical       |
|    |            |         | 0010 <sub>B</sub> : 40-ohm typical (default)      |
|    |            |         | <b>0011</b> <sub>B</sub> : 48-ohm typical         |
| DS | Write-only | OP<3:0> | 0100 <sub>B</sub> : 60-ohm typical                |
|    |            |         | 0101 <sub>B</sub> : Reserved for 68.6-ohm typical |
|    |            |         | 0110 <sub>B</sub> : 80-ohm typical                |
|    |            |         | 0111 <sub>B</sub> : 120-ohm typical               |
|    |            |         | All others: Reserved                              |



# $MR4_Device Temperature (MA<7:0> = 04_H)$

| OP7 | OP6 | OP5 | OP4 | OP3  | OP2        | OP1    | OP0 |
|-----|-----|-----|-----|------|------------|--------|-----|
| TUF |     | (RI | =U) | SDRA | AM Refresh | n Rate |     |

| SDRAM<br>Refresh Rate                  | Read-only |       | 000 <sub>B</sub> : SDRAM Low temperature operating limit exceeded 001 <sub>B</sub> : 4x t <sub>REFI,</sub> 4x t <sub>REFIpb,</sub> 4x t <sub>REFW</sub> 010 <sub>B</sub> : 2x t <sub>REFI,</sub> 2x t <sub>REFIpb,</sub> 2x t <sub>REFW</sub> 011 <sub>B</sub> : 1x t <sub>REFI,</sub> 1x t <sub>REFIpb,</sub> 1x t <sub>REFW</sub> (<=85'C) 100 <sub>B</sub> : Reserved 101 <sub>B</sub> : 0.25x t <sub>REFI,</sub> 0.25x t <sub>REFIpb,</sub> 0.25x t <sub>REFW,</sub> do not de-rate SDRAM AC timing 110 <sub>B</sub> : 0.25x t <sub>REFI,</sub> 0.25x t <sub>REFIpb,</sub> 0.25x t <sub>REFW,</sub> de-rate SDRAM AC timing 111 <sub>B</sub> : SDRAM High temperature operating limit exceeded |
|----------------------------------------|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature<br>Update<br>Flag<br>(TUF) | Read-only | OP<7> | <ul><li>0<sub>B</sub>: OP&lt;2:0&gt; value has not changed since last read of MR4.</li><li>1<sub>B</sub>: OP&lt;2:0&gt; value has changed since last read of MR4.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### NOTE:

- 1) A Mode Register Read from MR4 will reset OP7 to '0'.
- 2) OP7 is reset to '0' at power-up. OP[2:0] bits are undefined after power-up.
- 3) If OP2 equals '1', the device temperature is greater than 85°C.
  4) OP7 is set to '1' if OP2:OP0 has changed at any time since the last read of MR4.
- 5) LPDDR2 might not operate properly when  $OP[2:0] = 000_B$  or  $111_B$
- 6) For specified operating temperature range and maximum operating temperature refer to Table 17 Operating Temperature Range.
- 7) LPDDR2-S4 devices shall be de-rated by adding 1.875 ns to the following core timing parameters: tRCD, tRC, tRAS, tRP, and tRRD. tDQSCK shall be de-rated according to the tDQSCK de-rating in Table 47 LPDDR2 AC Timing Table. Prevailing clock frequency spec and related setup and hold timings shall remain unchanged.
- 8) See "Temperature Sensor" on [Command Definition & Timing Diagram] for information on the recommended frequency of reading MR4.

# MR5\_Basic Configuration 1 (MA $<7:0> = 05_H$ ):

| OP7 | OP6 | OP5   | OP4     | OP3        | OP2   | OP1  | OP0 |
|-----|-----|-------|---------|------------|-------|------|-----|
|     | VI  | Viail | DDR2 Ma | nufacturer | ID LO | 7.00 |     |

| LPDDR2 Manufacturer ID Read-only OP<7:0> | 0000 0000 <sub>B</sub> : Reserved 0000 0001 <sub>B</sub> : Samsung 0000 0010 <sub>B</sub> : Do Not Use 0000 0011 <sub>B</sub> : Do Not Use 0000 0100 <sub>B</sub> : Do Not Use 0000 0101 <sub>B</sub> : Do Not Use 0000 0111 <sub>B</sub> : Do Not Use 0000 0111 <sub>B</sub> : Do Not Use 0000 1010 <sub>B</sub> : Do Not Use 0000 1001 <sub>B</sub> : Do Not Use 0000 1001 <sub>B</sub> : Do Not Use 0000 1001 <sub>B</sub> : Po Not Use 0000 1010 <sub>B</sub> : Reserved 0000 1011 <sub>B</sub> : Do Not Use 0000 1110 <sub>B</sub> : Do Not Use 0000 1111 <sub>B</sub> : Do Not Use 0000 1111 <sub>B</sub> : Do Not Use 0000 1111 <sub>B</sub> : Do Not Use |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|



# MR6\_Basic Configuration 2 (MA<7:0> = $06_H$ ):

| OP7 | OP6 | OP5 | OP4    | OP3    | OP2 | OP1 | OP0 |
|-----|-----|-----|--------|--------|-----|-----|-----|
|     |     |     | Revisi | on ID1 |     |     |     |

| Revision ID1 | Read-only | OP<7:0> | 0000001 <sub>B</sub> : B-version |
|--------------|-----------|---------|----------------------------------|
|              |           |         | <u> </u>                         |

# MR7\_Basic Configuration 3 (MA<7:0> = $07_H$ ):

| OP7 | OP6          | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |  |  |  |
|-----|--------------|-----|-----|-----|-----|-----|-----|--|--|--|
|     | Revision ID2 |     |     |     |     |     |     |  |  |  |

| Revision ID2 | Read-only | OP<7:0> | <b>00000000</b> <sub>B</sub> : A-version |
|--------------|-----------|---------|------------------------------------------|

# MR8\_Basic Configuration 4 (MA<7:0> = $08_H$ ):

| OP7               | OP6 | OP5 | OP4 | OP3   | OP2 | OP1 | OP0 |
|-------------------|-----|-----|-----|-------|-----|-----|-----|
| I/O width Density |     |     |     | nsity |     | Ту  | ре  |

| Туре      | Read-only | OP<1:0> | 00 <sub>B</sub> : S4 SDRAM<br>01 <sub>B</sub> : Reserved<br>10 <sub>B</sub> : Do Not Use<br>11 <sub>B</sub> : Reserved |
|-----------|-----------|---------|------------------------------------------------------------------------------------------------------------------------|
| Density   | Read-only | OP<5:2> | 0000 <sub>B</sub> : 64Mb                                                                                               |
| I/O width | Read-only | OP<7:6> | 00 <sub>B</sub> : x32<br>01 <sub>B</sub> : x16<br>10 <sub>B</sub> : x8<br>11 <sub>B</sub> : Do Not Use                 |

# MR9\_Test Mode (MA<7:0> = $09_H$ ):

| OP7                       | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |  |  |
|---------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Vendor-specific Test Mode |     |     |     |     |     |     |     |  |  |



<sup>1)</sup> MR6 is vendor specific.

NOTE:
1) MR7 is vendor specific.

# MR10\_Calibration (MA<7:0> = $0A_H$ ):

| OP7              | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |  |  |
|------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Calibration Code |     |     |     |     |     |     |     |  |  |

| Calibration Code | Write-only | OP<7:0> | 0xFF: Calibration command after initialization 0xAB: Long calibration 0x56: Short calibration 0xC3: ZQ Reset others: Reserved |
|------------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
|------------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------|

### NOTE:

- 1) Host processor shall not write MR10 with "Reserved" values.
- 2) LPDDR2 devices shall ignore calibration command when a "Reserved" value is written into MR10.
- 3) See AC timing table for the calibration latency.
  4) If ZQ is connected to V<sub>SSCA</sub> through R<sub>ZQ</sub>, either the ZQ calibration function (see "Mode Register Write ZQ Calibration Command" on [Command Definition & Timing Diagram]) or default calibration (through the ZQreset command) is supported. If ZQ is connected to V<sub>DDCA</sub>, the device operates with default calibration, and ZQ calibration commands are ignored. In both cases, the ZQ connection shall not change after power is applied to the device.
- 5) LPDDR2 devices that do not support calibration shall ignore the ZQ Calibration command.
- 6) The MRW ZQ Initialization Calibration command will update MR0 to indicate RZQ pin connection.

# $MR_{11:15}$ (Reserved) (MA<7:0> = 0B<sub>H</sub>-0F<sub>H</sub>):

# $MR_16_PASR_Bank Mask (MA<7:0> = 010_H):$

| OP7 | OP6                          | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |  |  |  |
|-----|------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|
|     | Bank Mask (4-Bank or 8-Bank) |     |     |     |     |     |     |  |  |  |

# S4 SDRAM:

| Bank <7:0> Mask <sup>1)</sup> | Write-only | OP<7:0> | 0 <sub>B</sub> : refresh enable to the bank (=unmasked, default) 1 <sub>B</sub> : refresh blocked (=masked) |
|-------------------------------|------------|---------|-------------------------------------------------------------------------------------------------------------|
|-------------------------------|------------|---------|-------------------------------------------------------------------------------------------------------------|

## NOTE:

1) For 4 bank S4 SDRAM, only OP<3:0> are used.

| OP | Bank Mask | 4 Bank | 8 Bank |
|----|-----------|--------|--------|
| 0  | XXXXXXX1  | Bank 0 | Bank 0 |
| 1  | XXXXXX1X  | Bank 1 | Bank 1 |
| 2  | XXXXX1XX  | Bank 2 | Bank 2 |
| 3  | XXXX1XXX  | Bank 3 | Bank 3 |
| 4  | XXX1XXXX  | -      | Bank 4 |
| 5  | XX1XXXXX  | -      | Bank 5 |
| 6  | X1XXXXXX  | -      | Bank 6 |
| 7  | 1XXXXXXX  | -      | Bank 7 |



# MR17\_PASR\_Segment Mask (MA<7:0> = 011<sub>H</sub>):

| OP7          | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |  |  |
|--------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Segment Mask |     |     |     |     |     |     |     |  |  |

| Segment <7:0> Mask | Write-only | OP<7:0> | <ul><li>0<sub>B</sub>: refresh enable to the segment (=unmasked, default)</li><li>1<sub>B</sub>: refresh blocked (=masked)</li></ul> |
|--------------------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------|
|--------------------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------|

|         |    |              | 1Gb              | 2Gb/4Gb          | 8Gb    |                  |  |  |
|---------|----|--------------|------------------|------------------|--------|------------------|--|--|
| Segment | OP | Segment Mask | R12:10           | R13:11           | R14:12 |                  |  |  |
| 0       | 0  | XXXXXXX1     |                  | 000 <sub>B</sub> |        |                  |  |  |
| 1       | 1  | XXXXXX1X     | 001 <sub>B</sub> |                  |        |                  |  |  |
| 2       | 2  | XXXXX1XX     | 010 <sub>B</sub> |                  |        |                  |  |  |
| 3       | 3  | XXXX1XXX     |                  | 011 <sub>B</sub> |        |                  |  |  |
| 4       | 4  | XXX1XXXX     |                  | 100 <sub>B</sub> |        |                  |  |  |
| 5       | 5  | XX1XXXXX     |                  | 101 <sub>B</sub> |        |                  |  |  |
| 6       | 6  | X1XXXXXX     | 110 <sub>B</sub> |                  |        | 110 <sub>B</sub> |  |  |
| 7       | 7  | 1XXXXXXX     | 111 <sub>B</sub> |                  |        |                  |  |  |

### NOTE:

MR18-19\_(Reserved) (MA<7:0> =  $012_{H}$  -  $013_{H}$ ):

MR20-31\_(Do Not Use) (MA<7:0> =  $14_{H}$ - $1F_{H}$ ):

MR32\_DQ Calibration Pattern A (MA<7:0>=20H):

Reads to MR32 return DQ Calibration Pattern "A". See "DQ Calibration" on Operations & Timing Diagram.

# MR40\_DQ Calibration Pattern B (MA<7:0>=28<sub>H</sub>):

Reads to MR40 return DQ Calibration Pattern "B". See "DQ Calibration" on Operations & Timing Diagram.

MR41:47\_(Do Not Use) (MA<7:0> =  $29_{H}$ - $2F_{H}$ ):

MR48:62\_(Reserved) (MA<7:0> =  $30_{H}$ -3E<sub>H</sub>):

MR63\_Reset (MA<7:0> =  $3F_H$ ): MRW only

| OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |
|-----|-----|-----|-----|-----|-----|-----|-----|
| X   |     |     |     |     |     |     |     |

# NOTE:

1) For additional information on MRW RESET see "Mode Register Write Command" on [Command Definition & Timing Diagram].

MR64:126\_(Reserved) (MA<7:0> =  $40_{H}$ -7E<sub>H</sub>):

MR127\_(Do Not Use) (MA<7:0> =  $7F_H$ ):

MR128:190\_(Reserved for Vendor Use) (MA<7:0> =  $80_H$ -BE<sub>H</sub>):

 $MR191_{Do Not Use} (MA<7:0> = BF_{H}):$ 

MR192:254\_(Reserved for Vendor Use) (MA<7:0> =  $C0_H$ -FE<sub>H</sub>):

MR255:(Do Not Use) (MA<7:0> = FF<sub>H</sub>):



<sup>1)</sup> This table indicates the range of row addresses in each masked segment. X is do not care for a particular segment.

# 7.0 TRUTH TABLES

# 7.1 Truth Tables

Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the LPDDR2 device must be powered down and then restarted through the specified initialization sequence before normal operation can continue.





# 7.1.1 Command truth table

[Table 9] Command truth table

|                           | SDR Command Pins |       |    | DDR CA pins (10) |     |       |                   |          |          |     |          |     |     |          |
|---------------------------|------------------|-------|----|------------------|-----|-------|-------------------|----------|----------|-----|----------|-----|-----|----------|
| SDRAM                     | CKE              |       |    |                  |     |       |                   |          |          |     |          |     |     | ск       |
| Command                   | CK(n-1)          | CK(n) | cs | CA0              | CA1 | CA2   | CA3               | CA4      | CA5      | CA6 | CA7      | CA8 | CA9 | EDGE     |
|                           | MRW H            |       | L  | L                | L   | L     | L                 | MA0      | MA1      | MA2 | MA3      | MA4 | MA5 |          |
| MRW                       |                  | Н     | Х  | MA6              | MA7 | OP0   | OP1               | OP2      | OP3      | OP4 | OP5      | OP6 | OP7 |          |
| MRR                       | Н                | н     | L  | L                | L   | L     | Н                 | MA0      | MA1      | MA2 | MA3      | MA4 | MA5 |          |
| MINN                      | "                | 11    | х  | MA6              | MA7 |       |                   |          |          | х   |          |     |     | <b>T</b> |
| Refresh                   | н                | Н     | L  | L                | L   | H L X |                   |          |          |     |          |     |     |          |
| (per bank) <sup>10</sup>  |                  |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | Ŧ        |
| Refresh                   | н                | н     | L  | L                | L   | Н     | Н                 |          |          | >   | (        |     |     |          |
| (all bank)                |                  |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u>+</u> |
| Enter                     | Н                | L     | L  | L                | L   | Н     |                   |          |          | Х   |          |     |     |          |
| Self Refresh              | Х                |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u> </u> |
| Activate                  | н                | Н     | L  | L                | Н   | R8    | R9                | R10      | R11      | R12 | BA0      | BA1 | BA2 |          |
| (bank)                    |                  |       | Х  | R0               | R1  | R2    | R3                | R4       | R5       | R6  | R7       | R13 | R14 | 7_       |
| Write                     | н                | Н     | L  | Н                | L   | L     | RFU               | RFU      | C1       | C2  | BA0      | BA1 | BA2 |          |
| (bank)                    |                  |       | х  | AP <sup>3</sup>  | C3  | C4    | C5                | C6       | C7       | C8  | C9       | C10 | C11 | +_       |
| Read                      | н                | н     | L  | Н                | L   | Н     | RFU               | RFU      | C1       | C2  | BA0      | BA1 | BA2 |          |
| (bank)                    |                  |       | ×  | AP <sup>3</sup>  | СЗ  | C4    | C5                | C6       | C7       | C8  | С9       | C10 | C11 | <b>—</b> |
| Precharge                 | н                | н н   | L  | Н                | Н   | L     | н                 | AB       | <u> </u> | κ \ | BA0      | BA1 | BA2 |          |
| (pre bank, all bank)      |                  |       | x  | an               | 2 ا | ın (  | $\mathfrak{D}$ tc | <u> </u> | (X)      | .co | m.       | hk  |     | <u>+</u> |
| BST                       | н                | н     | L  | Н                | Н   | L     | L                 |          |          | >   | (        |     |     |          |
|                           |                  |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u>+</u> |
| Enter                     | н                | L     | L  | Н                | Н   | L     | х                 |          |          |     |          |     |     |          |
| Deep Power Down           | Х                |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u>+</u> |
| NOP                       | н                | Н     | L  | Н                | Н   | Н     | н х               |          |          |     |          |     |     |          |
|                           |                  |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u>+</u> |
| Maintain<br>PD, SREF, DPD | L                | L     | L  | Н                | Н   | Н     |                   |          |          | Х   |          |     |     |          |
| (NOP)                     |                  |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u>+</u> |
| NOP                       | н                | Н     | Н  |                  |     |       |                   |          | Х        |     |          |     |     |          |
|                           |                  |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u>+</u> |
| Maintain<br>PD, SREF, DPD | L                | L     | Н  |                  |     |       |                   |          | Х        |     |          |     |     |          |
| (NOP)                     |                  |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u>+</u> |
| Enter<br>Power Down       | н                | L     | Н  |                  |     |       |                   |          | Х        |     |          |     |     |          |
|                           | X                |       | Х  | х                |     |       |                   |          |          |     | <u>+</u> |     |     |          |
| Exit<br>PD, SREF, DPD     | L                | н     | Н  |                  |     |       |                   |          | Х        |     |          |     |     |          |
| PD, SKEF, DPD             | Х                |       | Х  |                  |     |       |                   |          | Х        |     |          |     |     | <u> </u> |



### NOTE:

- 1) All LPDDR2 commands are defined by states of CS, CA0, CA1, CA2, CA3, and CKE at the rising edge of the clock.
- 1) All EPDER2 commands are defined by states of CS, CAU, CAT, CAZ, CAS, and CRE at the Ising edge of the clock.
  2) For LPDDR2 SDRAM, Bank addresses BA0, BA1, BA2 (BA) determine which bank is to be operated upon.
  3) AP "high" during a READ or WRITE command indicates that an auto-precharge will occur to the bank associated with the READ or WRITE command.
  4) "X" means "H or L (but a defined logic level)"
  5) Self refresh exit and Deep Power Down exit are asynchronous.

- 6) V<sub>Ref</sub> must be between 0 and VDDQ during Self Refresh and Deep Power Down operation.
- 7) CAxr refers to command/address bit "x" on the rising edge of clock.
  8) CAxf refers to command/address bit "x" on the falling edge of clock.
  9) CS and CKE are sampled at the rising edge of clock.

- 10) Per Bank Refresh is only allowed in devices with 8 banks.
- 11) The least-significant column address C0 is not transmitted on the CA bus, and is implied to be zero.
- 12) AB "high" during Precharge command indicates that all bank Precharge will occur. In this case, Bank Address is do-not-care.





# 7.2 LPDDR2-SDRAM Truth Tables

The truth tables provide complementary information to the state diagram, they clarify the device behavior and the applied restrictions when considering the actual state of all the Banks.

# [Table 10] LPDDR2-S4: CKE Table

| Device Current State*3 | CKE <sub>n-1</sub> *1 | CKE <sub>n</sub> *1 | CS*2  | Command n*4           | Operation n*4                    | Device Next State       | Notes    |
|------------------------|-----------------------|---------------------|-------|-----------------------|----------------------------------|-------------------------|----------|
| Active                 | L                     | L                   | Х     | Х                     | Maintain Active Power Down       | Active Power Down       |          |
| Power Down             | L                     | Н                   | Н     | NOP                   | Exit Active Power Down           | Active                  | 6, 9     |
| Lilla Davisa Davis     | L                     | L                   | Х     | Х                     | Maintain Idle Power Down         | Idle Power Down         |          |
| Idle Power Down        | L                     | Н                   | Н     | NOP                   | Exit Idle Power Down             | ldle                    | 6, 9     |
| Resetting              | L                     | L                   | х     | Х                     | Maintain<br>Resetting Power Down | Resetting<br>Power Down |          |
| Power Down             | L                     | Н                   | Н     | NOP                   | Exit Resetting Power Down        | Idle or<br>Resetting    | 6, 9, 12 |
| Deep Power Down        | L                     | L                   | х     | Х                     | Maintain  Deep Power Down        |                         |          |
|                        | L                     | Н                   | Н     | NOP                   | Exit Deep Power Down             | Power On                | 8        |
| Self Refresh           | L                     | L                   | Х     | Х                     | Maintain Self Refresh            | Self Refresh            |          |
| Sell Reliesii          | L                     | Н                   | Н     | NOP                   | Exit Self Refresh                | Idle                    | 7, 10    |
| Bank(s) Active         | Н                     | L                   | Н     | NOP                   | Enter<br>Active Power Down       | Active Power Down       |          |
|                        | Н                     | L                   | vivia | NOP O                 | Enter<br>Idle Power Down         | Idle Power Down         |          |
| All Banks Idle         | Н                     | L                   | L     | Enter<br>Self-Refresh | Enter<br>Self Refresh            | Self Refresh            |          |
|                        | Н                     | L                   | L     | Deep Power<br>Down    | Enter<br>Deep Power Down         | Deep Power Down         |          |
| Resetting              | Н                     | L                   | Н     | NOP                   | Enter<br>Resetting Power Down    | Resetting Power Down    |          |
|                        | Н                     | Н                   |       | Refer to the Co       | mmand Truth Table                |                         |          |

- 1) "CKE<sub>n</sub>" is the logic state of CKE at clock rising edge n; "CKE<sub>n-1</sub>" was the state of CKE at the previous clock edge. 2) "CS" is the logic state of CS at the clock rising edge n;
- 3) "Current state" is the state of the LPDDR2 device immediately prior to clock edge n.
- 4) "Command n" is the command registered at clock edge N, and "Operation n" is a result of "Command n".
- 5) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
- 6) Power Down exit time (t<sub>XP</sub>) should elapse before a command other than NOP is issued.
- 7) Self-Refresh exit time ( $t_{XSR}$ ) should elapse before a command other than NOP is issued. 8) The Deep Power-Down exit procedure must be followed as discussed in the Deep Power-Down section of the Functional Description. 9) The clock must toggle at least once during the t<sub>XP</sub> period.
- 10) The clock must toggle at least once during the  $t_{\mbox{XSR}}$  time.
- 11) 'X' means 'Don't care'.
- 12) Upon exiting Resetting Power Down, the device will return to the Idle state if tINIT5 has expired.



# [Table 11] Current State Bank n - Command to Bank n

| Current State | Command            | Operation                                | Next State            | NOTES      |
|---------------|--------------------|------------------------------------------|-----------------------|------------|
| Any           | NOP                | Continue previous operation              | Current State         |            |
|               | ACTIVATE           | Select and activate row                  | Active                |            |
|               | Refresh (Per Bank) | Begin to refresh                         | Refreshing (Per Bank) | 6          |
|               | Refresh (All Bank) | Begin to refresh                         | Refreshing(All Bank)  | 7          |
| ldle          | MRW                | Load value to Mode Register              | MR Writing            | 7          |
| idio .        | MRR                | Read value from Mode Register            | Idle<br>MR Reading    |            |
|               | Reset              | Begin Device Auto-Initialization         | Resetting             | 7, 8       |
|               | Precharge          | Deactivate row in bank or banks          | Precharging           | 9, 15      |
|               | Read               | Select column, and start read burst      | Reading               |            |
| Row           | Write              | Select column, and start write burst     | Writing               |            |
| Active        | MRR                | Read value from Mode Register            | Active<br>MR Reading  |            |
|               | Precharge          | Deactivate row in bank or banks          | Precharging           | 9          |
|               | Read               | Select column, and start new read burst  | Reading               | 10, 11     |
| Reading       | Write              | Select column, and start write burst     | Writing               | 10, 11, 12 |
|               | BST                | Read burst terminate                     | Active                | 13         |
|               | Write              | Select column, and start new write burst | Writing               | 10, 11     |
| Writing       | Read               | Select column, and start read burst      | Reading               | 10, 11, 14 |
|               | BST                | Write burst terminate                    | Active                | 13         |
| Power On      | Reset              | Begin Device Auto-Initialization         | Resetting             | 7, 9       |
| Resetting     | MRR                | Read value from Mode Register            | Resetting MR Reading  |            |

### NOTE:

- 1) The table applies when both CKEn-1 and CKEn are HIGH, and after t<sub>XSR</sub> or t<sub>XP</sub> has been met if the previous state was Power Down.
- 2) All states and sequences not shown are illegal or reserved.
- Idle: The bank or banks have been precharged, and tRP has been met.
- Active: A row in the bank has been activated, and tRCD has been met. No data bursts / accesses and no register accesses are in progress. - Reading: A Read burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.
- Writing: A Write burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.
- 4) The following states must not be interrupted by a command issued to the same bank. NOP commands or allowable commands to the other bank should be issued on any clock edge occurring during these states. Allowable commands to the other banks are determined by its current state and Figure 11 Current State Bank n - Command to Bank n, and according to Figure 12 Current State Bank n - Command to Bank m.
- Precharging: starts with the registration of a Precharge command and ends when tRP is met. Once tRP is met, the bank will be in the idle state.
- Row Activating: starts with registration of an Activate command and ends when tRCD is met. Once tRCD is met, the bank will be in the 'Active' state.
- Read with AP Enabled: starts with the registration of the Read command with Auto Precharge enabled and ends when tRP has been met. Once tRP has been met, the bank will be in the idle state.
- Write with AP Enabled: starts with registration of a Write command with Auto Precharge enabled and ends when tRP has been met. Once tRP is met, the bank will be in the idle state
- 5) The following states must not be interrupted by any executable command; NOP commands must be applied to each positive clock edge during these states.
- Refreshing (Per Bank): starts with registration of an Refresh (Per Bank) command and ends when tRFCpb is met. Once tRFCpb is met, the bank will be in an 'idle' state.
- Refreshing (All Bank): starts with registration of an Refresh (All Bank) command and ends when tRFCab is met. Once tRFCab is met, the device will be in an 'all banks idle' state.
- Idle MR Reading: starts with the registration of a MRR command and ends when tMRR has been met. Once tMRR has been met, the bank will be in the Idle state.
- Resetting MR Reading: starts with the registration of a MRR command and ends when tMRR has been met. Once tMRR has been met, the bank will be in the Resetting state.
- Active MR Reading: starts with the registration of a MRR command and ends when tMRR has been met. Once tMRR has been met, the bank will be in the Active state. - MR Writing: starts with the registration of a MRW command and ends when tMRW has been met. Once tMRW has been met, the bank will be in the Idle state.
- Precharging All: starts with the registration of a Precharge-All command and ends when tRP is met. Once tRP is met, the bank will be in the idle state.
- 6) Bank-specific; requires that the bank is idle and no bursts are in progress.
- 7) Not bank-specific; requires that all banks are idle and no bursts are in progress.
- 8) Not bank-specific reset command is achieved through Mode Register Write command.
- 9) This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging.
- 10) A command other than NOP should not be issued to the same bank while a Read or Write burst with Auto Precharge is enabled.
- 11) The new Read or Write command could be Auto Precharge enabled or Auto Precharge disabled.
- 12) A Write command may be applied after the completion of the Read burst; otherwise, a BST must be used to end the Read prior to asserting a Write command.
- 13) Not bank-specific. Burst Terminate (BST) command affects the most recent read/write burst started by the most recent Read/Write command, regardless of bank.
- 14) A Read command may be applied after the completion of the Write burst; otherwise, a BST must be used to end the Write prior to asserting a Read command.
- 15) If a Precharge command is issued to a bank in the Idle state, tRP shall still apply.



### [Table 12] Current State Bank n - Command to Bank m

| Current State of<br>Bank n    | Command for<br>Bank m | Operation                                                          | Next State for<br>Bank m                | NOTES      |
|-------------------------------|-----------------------|--------------------------------------------------------------------|-----------------------------------------|------------|
| Any                           | NOP                   | Continue previous operation                                        | Current State of Bank m                 |            |
| Idle                          | Any                   | Any command allowed to Bank m                                      | -                                       | 18         |
|                               | Activate              | Select and activate row in Bank m                                  | Active                                  | 7          |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8          |
| Davis A aticidation of        | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8          |
| Row Activating, Active, or    | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
| Precharging                   | MRR                   | Read value from Mode Register                                      | Idle MR Reading or<br>Active MR Reading | 10, 11, 13 |
|                               | BST                   | Read or Write burst terminate an ongoing Read/Write from/to Bank m | Active                                  | 18         |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8          |
| Reading (Autoprophage die     | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8, 14      |
| (Autoprecharge dis-<br>abled) | Activate              | Select and activate row in Bank m                                  | Active                                  |            |
| ŕ                             | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8, 16      |
| Writing (Autoprecharge dis-   | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8          |
| abled)                        | Activate              | Select and activate row in Bank m                                  | Active                                  |            |
| ĺ                             | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8, 15      |
| Reading with                  | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8, 14, 15  |
| Autoprecharge                 | Activate              | Select and activate row in Bank m                                  | Active                                  |            |
|                               | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8, 15, 16  |
| Writing with                  | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8, 15      |
| Autoprecharge                 | Activate              | Select and activate row in Bank m                                  | Active                                  |            |
|                               | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
| Power On                      | Reset                 | Begin Device Auto-Initialization                                   | Resetting                               | 12, 17     |
| Resetting                     | MRR                   | Read value from Mode Register                                      | Resetting MR Reading                    |            |

- 1) The table applies when both CKEn-1 and CKEn are HIGH, and after t<sub>XSR</sub> or t<sub>XP</sub> has been met if the previous state was Self Refresh or Power Down.
- 2) All states and sequences not shown are illegal or reserved.
- 3) Current State Definitions:
- Idle: the bank has been precharged, and tRP has been met.
- Active: a row in the bank has been activated, and tRCD has been met. No data bursts/accesses and no register accesses are in progress.
- Reading: a Read burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.
- Writing: a Write burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.
- 4) Refresh, Self-Refresh, and Mode Register Write commands may only be issued when all bank are idle.
- 5) A Burst Terminate (BST) command cannot be issued to another bank; it applies to the bank represented by the current state only.
- 6) The following states must not be interrupted by any executable command; NOP commands must be applied during each clock cycle while in these states:
- Idle MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the Idle state. - Resetting MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the Resetting state.
- Active MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the Active state.
- MR Writing: starts with the registration of a MRW command and ends when t<sub>MRW</sub> has been met. Once t<sub>MRW</sub> has been met, the bank will be in the Idle state.
- 7) t<sub>RRD</sub> must be met between Activate command to Bank n and a subsequent Activate command to Bank m.
- 8) Reads or Writes listed in the Command column include Reads and Writes with Auto Precharge enabled and Reads and Writes with Auto Precharge disabled. 9) This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging.
- 10) MRR is allowed during the Row Activating state (Row Activating starts with registration of an Activate command and ends when t<sub>RCD</sub> is met.)
- 11) MRR is allowed during the Precharging state. (Precharging starts with registration of a Precharge command and ends when t<sub>RP</sub> is met.
- 12) Not bank-specific; requires that all banks are idle and no bursts are in progress.

  13) The next state for Bank m depends on the current state of Bank m (Idle, Row Activating, Precharging, or Active). The reader shall note that the state may be in transition when a MRR is issued. Therefore, if Bank m is in the Row Activating state and Precharging, the next state may be Active and Precharge dependent upon tagen and tage respectively
- 14) A Write command may be applied after the completion of the Read burst, otherwise a BST must be issued to end the Read prior to asserting a Write command.
- 15) Read with Auto Precharge enabled and Write with Auto Precharge enabled may be followed by any valid command to other banks provided that the timing restrictions in Precharge & Auto Precharge clarification on Timing spec are followed.
- 16) A Read command may be applied after the completion of the Write burst; otherwise, a BST must be issued to end the Write prior to asserting a Read command.
- 17) Reset command is achieved through Mode Register Write command.
- 18) BST is allowed only if a Read or Write burst is ongoing. Data mask truth table.



# 7.3 Data mask truth table

Table 13 DM truth table provides the data mask truth table.

### [Table 13] DM truth table

| Name (Functional) | DM | DQs   | Note |
|-------------------|----|-------|------|
| Write enable      | L  | Valid | 1    |
| Write inhibit     | Н  | X     | 1    |





<sup>1)</sup> Used to mask write data, provided coincident with the corresponding data.

## 8.0 ABSOLUTE MAXIMUM DC RATINGS

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### [Table 14] Absolute Maximum DC Ratings

| Parameter                              | Symbol           | Min  | Max | Units | Notes |
|----------------------------------------|------------------|------|-----|-------|-------|
| VDD1 supply voltage relative to VSS    | VDD1             | -0.4 | 2.3 | V     | 2     |
| VDD2 supply voltage relative to VSS    | VDD2             | -0.4 | 1.6 | V     | 2     |
| VDDCA supply voltage relative to VSSCA | VDDCA            | -0.4 | 1.6 | V     | 2,4   |
| VDDQ supply voltage relative to VSSQ   | VDDQ             | -0.4 | 1.6 | V     | 2,3   |
| Voltage on any ball relative to VSS    | VIN, VOUT        | -0.4 | 1.6 | V     |       |
| Storage Temperature                    | T <sub>STG</sub> | -55  | 125 | °C    | 5     |

- 1) Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability
- 2) See "Power-Ramp" section in "Power-up, Initialization, and Power-Off" on [Command Definition & Timing Diagram] for relationships between power supplies.
- 3)  $V_{RefDQ} \le 0.6 \text{ x VDDQ}$ ; however,  $V_{RefDQ}$  may be  $\ge VDDQ$  provided that  $V_{RefDQ} \le 300 \text{mV}$ .
- 4)  $V_{RefCA} \le 0.6 \text{ x VDDCA}$ ; however,  $V_{RefCA}$  may be  $\ge VDDCA$  provided that  $V_{RefCA} \le 300 \text{mV}$ .
- 5) Storage Temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard.





## 9.0 AC & DC OPERATING CONDITIONS

Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the LPDDR2 Device must be powered down and then restarted through the specialized initialization sequence before normal operation can continue.

## 9.1 Recommended DC Operating Conditions

### [Table 15] Recommended LPDDR2-S4 DC Operating Conditions

| Symbol |      | LPDDR2-S4B |      | DRAM               | Unit |
|--------|------|------------|------|--------------------|------|
| Cymbol | Min  | Тур        | Max  | DICAIII            | Omit |
| VDD1   | 1.70 | 1.80       | 1.95 | Core Power1        | V    |
| VDD2   | 1.14 | 1.20       | 1.3  | Core Power2        | V    |
| VDDCA  | 1.14 | 1.20       | 1.3  | Input Buffer Power | V    |
| VDDQ   | 1.14 | 1.20       | 1.3  | I/O Buffer Power   | V    |

# 9.2 Input Leakage Current

#### [Table 16] Input Leakage Current

| Parameter/Condition                                                                                                                      | Symbol            | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-----|------|-------|
| Input Leakage <u>current</u> For CA, CKE, <u>CS</u> , CK, <u>CK</u> Any input 0V ≤ VIN ≤ VDDCA (All other pins not under test = 0V)      | lι                | -2  | 2   | uA   | 2     |
| V <sub>Ref</sub> supply leakage current V <sub>RefDQ</sub> = VDDQ/2 or V <sub>RefCA</sub> = VDDCA/2 (All other pins not under test = 0V) | I <sub>VREF</sub> | -1  | 1   | uA   | 1     |

### NOTE:

## 9.3 Operating Temperature Range

### [Table 17] Operating Temperature Range

| Parameter/Condition | Symbol            | Min | Max | Unit |
|---------------------|-------------------|-----|-----|------|
| Standard            | T <sub>OPER</sub> | -25 | 85  | °C   |

### NOTE:

1) Operating Temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard. 2) Either the device case temperature rating or the temperature sensor (See "Temperature Sensor" on [Command Definition & Timing Diagram]) may be used to set an appropriate refresh rate, determine the need for AC timing de-rating and/or monitor the operating temperature. When using the temperature sensor, the actual device case temperature may be higher than the TOPER rating that applies for the Standard or Extended Temperature Ranges. For example, TCASE may be above 85°C when the temperature sensor indicates a temperature of less than 85°C.



<sup>1)</sup> VDD1 uses significantly less power than VDD2.

<sup>1)</sup> The minimum limit requirement is for testing purposes. The leakage current on  $V_{RefDQ}$  and  $V_{RefDQ}$  pins should be minimal

<sup>2)</sup> Although DM is for input only, the DM leakage shall match the DQ and DQS/DQS output leakage specification.

## 10.0 AC AND DC INPUT MEASUREMENT LEVELS

# 10.1 AC and DC Logic Input Levels for Single-Ended Signals

### 10.1.1 AC and DC Input Levels for Single-Ended CA and CS Signals

[Table 18] Single-Ended AC and DC Input Levels for CA and CS inputs

| Sumbal Parameter        |                                        | LPDDR2-1066 to | I Init       | Neter |       |
|-------------------------|----------------------------------------|----------------|--------------|-------|-------|
| Symbol                  | Parameter                              | Min            | Max          | Unit  | Notes |
| V <sub>IHCA</sub> (AC)  | AC input logic high                    | Vref + 0.220   | Note 2       | V     | 1, 2  |
| V <sub>ILCA</sub> (AC)  | AC input logic low                     | Note 2         | Vref - 0.220 | V     | 1, 2  |
| V <sub>IHCA</sub> (DC)  | DC input logic high                    | Vref + 0.130   | VDDCA        | V     | 1     |
| V <sub>ILCA</sub> (DC)  | DC input logic low                     | VSSCA          | Vref - 0.130 | V     | 1     |
| V <sub>RefCA</sub> (DC) | Reference Voltage for CA and CS inputs | 0.49 * VDDCA   | 0.51 * VDDCA | V     | 3, 4  |

#### NOTE:

- 1) For CA and  $\overline{\text{CS}}$  input only pins.  $V_{\text{Ref}} = V_{\text{RefCA}}(DC)$ .
- 2) See Overshoot and Undershoot Specifications on page 50.
- 3) The ac peak noise on V<sub>RefCA</sub> may not allow V<sub>RefCA</sub> to deviate from V<sub>RefCA</sub>(DC) by more than +/-1% VDDCA (for reference: approx. +/- 12 mV).
- 4) For reference: approx. VDDCA/2 +/- 12 mV.

# 10.2 AC and DC Input Levels for CKE

### [Table 19] Single-Ended AC and DC Input Levels for CKE

| Symbol             | Parameter            | Min         | Max         | Unit | Notes |
|--------------------|----------------------|-------------|-------------|------|-------|
| V <sub>IHCKE</sub> | CKE Input High Level | 0.8 * VDDCA | Note 1      | V    | 1     |
| V <sub>ILCKE</sub> | CKE Input Low Level  | Note 1      | 0.2 * VDDCA | V    | 1     |

### NOTE:

### 10.2.1 AC and DC Input Levels for Single-Ended Data Signals

### [Table 20] Single-Ended AC and DC Input Levels for DQ and DM

| Symbol                  | Parameter                           | LPDDR2-1066 t | Unit         | Notes |       |  |
|-------------------------|-------------------------------------|---------------|--------------|-------|-------|--|
| Symbol                  | Farameter                           | Min           | Max          | - Onn | Notes |  |
| V <sub>IHDQ</sub> (AC)  | AC input logic high                 | Vref + 0.220  | Note 2       | V     | 1, 2  |  |
| V <sub>ILDQ</sub> (AC)  | AC input logic low                  | Note 2        | Vref - 0.220 | V     | 1, 2  |  |
| V <sub>IHDQ</sub> (DC)  | DC input logic high                 | Vref + 0.130  | VDDQ         | V     | 1     |  |
| V <sub>ILDQ</sub> (DC)  | DC input logic low                  | VSSQ          | Vref - 0.130 | V     | 1     |  |
| V <sub>RefDQ</sub> (DC) | Reference Voltage for DQ, DM inputs | 0.49 * VDDQ   | 0.51 * VDDQ  | V     | 3, 4  |  |



<sup>1)</sup> See Overshoot and Undershoot Specifications on page 50.

<sup>1)</sup>For DQ input only pins. Vref =  $V_{RefDQ}(DC)$ .

<sup>2)</sup>See Overshoot and Undershoot Specifications on page 50.

<sup>3)</sup> The ac peak noise on  $V_{RefDQ}$  may not allow  $V_{RefDQ}$  to deviate from  $V_{RefDQ}(DC)$  by more than +/-1% VDDQ (for reference: approx. +/ - 12 mV).

<sup>4)</sup>For reference: approx. VDDQ/2 +/- 12 mV.

### 10.3 Vref Tolerances

The dc-tolerance limits and ac-noise limits for the reference voltages  $V_{RefCA}$  and  $V_{RefDQ}$  are illustrated in Figure 2. It shows a valid reference voltage  $V_{Ref}(t)$  as a function of time. ( $V_{Ref}$  stands for  $V_{RefCA}$  and  $V_{RefDQ}$  likewise). VDD stands for VDDCA for  $V_{RefCA}$  and VDDQ for  $V_{RefDQ}$ .  $V_{Ref}(DC)$  is the linear average of  $V_{Ref}(t)$  over a very long period of time (e.g. 1 sec). This average has to meet the min/max requirements in Table 18, Single-Ended AC and DC Input Levels for CA and CS inputs. Furthermore  $V_{Ref}(t)$  may temporarily deviate from  $V_{Ref}(DC)$  by no more than +/- 1% VDD. Vref(t) cannot track noise on VDDQ or VDDCA if this would send Vref outside these specifications.



Figure 2. Illustration of  $V_{Ref}(DC)$  tolerance and  $V_{Ref}$  ac-noise limits

The voltage levels for setup and hold time measurements  $V_{IH}(AC)$ ,  $V_{IH}(DC)$ ,  $V_{IL}(AC)$  and  $V_{IL}(DC)$  are dependent on  $V_{Ref}$ . " $V_{Ref}$ " shall be understood as  $V_{Ref}(DC)$ , as defined in Figure 2.

This clarifies that dc-variations of  $V_{Ref}$  affect the absolute voltage a signal has to reach to achieve a valid high or low level and therefore the time to which setup and hold is measured. Devices will function correctly with appropriate timing deratings with  $V_{Ref}$  outside these specified levels so long as  $V_{Ref}$  is maintained between 0.44 x  $V_{DDQ}$  (or  $V_{DDCA}$ ) and 0.56 x  $V_{DDQ}$  (or  $V_{DDCA}$ ) and so long as the controller achieves the required single-ended AC and DC input levels from instantaneous  $V_{Ref}$  (see Table 18, Single-Ended AC and DC Input Levels for CA and CS inputs and Table 20, Single-Ended AC and DC Input Levels for DQ and DM) Therefore, System timing and voltage budgets need to account for  $V_{Ref}$  deviations outside if this range.

This also clarifies that the LPDDR2 setup/hold specification and derating values need to include time and voltage associated with  $V_{Ref}$  ac-noise. Timing and voltage effects due to ac-noise on  $V_{Ref}$  up to the specified limit (+/-1% of VDD) are included in LPDDR2 timings and their associated deratings.



# 10.4 Input Signal



Figure 3. LPDDR2-800 to LPDDR2-1066 Input Signal

### NOTE:

1) Numbers reflect nominal values

2) For CA0-9, CK,  $\overline{\text{CK}}$ , and  $\overline{\text{CS}}$ , VDD stands for VDDCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VDD stands for VDDQ.

3) For CA0-9, CK,  $\overline{\text{CK}}$ , and  $\overline{\text{CS}}$ , VSS stands for VSSCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VSS stands for VSSQ

# 10.5 AC and DC Logic Input Levels for Differential Signals

## 10.5.1 Differential signal definition



Figure 4. Definition of differential ac-swing and "time above ac-level" toward

# 10.5.2 Differential swing requirements for clock (CK - $\overline{CK}$ ) and strobe (DQS - $\overline{DQS}$ )

### [Table 21] Differential AC and DC Input Levels

| Symbol Parameter         |                            | LPDDR2-1066 t                     | Unit                              | Notes |   |
|--------------------------|----------------------------|-----------------------------------|-----------------------------------|-------|---|
| Cymbol                   | Min Max                    |                                   |                                   |       |   |
| V <sub>IHdiff</sub> (DC) | Differential input high    | 2 x (V <sub>IH</sub> (dc) - Vref) | Note 3                            | V     | 1 |
| V <sub>ILdiff</sub> (DC) | Differential input low     | Note 3                            | 2 x (V <sub>IL</sub> (dc) - Vref) | V     | 1 |
| V <sub>IHdiff</sub> (AC) | Differential input high ac | 2 x (V <sub>IH</sub> (ac) - Vref) | Note 3                            | V     | 2 |
| V <sub>ILdiff</sub> (AC) | Differential input low ac  | Note 3                            | 2 x (V <sub>IL</sub> (ac) - Vref) | V     | 2 |



<sup>1)</sup>Used to define a differential signal slew-rate. 2)For CK -  $\overline{CK}$  use  $V_{IH}/V_{IL}(AC)$  of CA and  $V_{RefCA}$ ; for DQS -  $\overline{DQS}$ , use  $V_{IH}/V_{IL}(AC)$  of DQs and  $V_{RefDQ}$ ; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here.

<sup>3)</sup> These values are not defined, however the single-ended signals CK,  $\overline{\text{CK}}$ , DQS, and  $\overline{\text{DQS}}$  need to be within the respective limits  $(V_{\text{IH}}(\text{DC}) \text{ max}, V_{\text{IL}}(\text{DC}) \text{min})$  for single-ended signals as well <u>as</u> the limitations for overshoot and undershoot. Refer to Figure 10 Overshoot and Undershoot Definition. 4) For CK and  $\overline{CK}$ , Vref =  $V_{RefCA}(DC)$ . For DQS and  $\overline{DQS}$ , Vref =  $V_{RefDQ}(DC)$ .

[Table 22] Allowed time before ringback (tDVAC) for CK - CK and DQS - DQS

| Slew Rate [V/ns] | tDVAC [ps]<br>@  V <sub>IH</sub> /Ldiff(AC)  = 440mV | tDVAC [ps]<br>@  V <sub>IH</sub> /Ldiff(AC)  = 600mV |
|------------------|------------------------------------------------------|------------------------------------------------------|
|                  | min                                                  | min                                                  |
| > 4.0            | 175                                                  | 75                                                   |
| 4.0              | 170                                                  | 57                                                   |
| 3.0              | 167                                                  | 50                                                   |
| 2.0              | 163                                                  | 38                                                   |
| 1.8              | 162                                                  | 34                                                   |
| 1.6              | 161                                                  | 29                                                   |
| 1.4              | 159                                                  | 22                                                   |
| 1.2              | 155                                                  | 13                                                   |
| 1.0              | 150                                                  | 0                                                    |
| < 1.0            | 150                                                  | 0                                                    |





### 10.5.3 Single-ended requirements for differential signals

Each individual component of a differential signal (CK, DQS, CK, or DQS) has also to comply with certain requirements for single-ended signals. CK and  $\overline{CK}$  shall meet  $V_{SEL}(AC)$ min /  $V_{SEL}(AC)$ max in every half-cycle.

DQS, DQS shall meet V<sub>SEH</sub>(AC)min / V<sub>SEH</sub>(AC)max in every half-cycle preceding and following a valid transition.

Note that the applicable ac-levels for CA and DQ's are different per speed-bin.



Figure 5. Single-ended requirement for differential signals.

Note that while CA and DQ signal requirements are with respect to Vref, the single-ended components of differential signals have a requirement with respect to VDDQ/2 for DQS, DQS and VDDCA/2 for CK, CK; this is nominally the same. The transition of single-ended signals through the ac-levels is used to measure setup time. For single-ended components of differential signals the requirement to reach V<sub>SEL</sub>(AC)max, V<sub>SEH</sub>(AC)min has no bearing on timing, but adds a restriction on the common mode characteristics of these signals.

The single ended requirements for CK, CK, DQS and DQS are found in Table 18, Single-Ended AC and DC Input Levels for CA and CS inputs and Table 20, Single-Ended AC and DC Input Levels for DQ and DM, respectively.

[Table 23] Single-ended levels for CK, DQS,  $\overline{\text{CK}}$ ,  $\overline{\text{DQS}}$ 

|                  | _ ,                                                    | LPDDR2-1066 to LPDDR2-800 |                 |      |       |
|------------------|--------------------------------------------------------|---------------------------|-----------------|------|-------|
| Symbol           | Parameter                                              | Min                       | Max             | Unit | Notes |
| $V_{SEH}$        | Single-ended high-level for strobes                    | (VDDQ/2)+0.220            | Note 3          | V    | 1, 2  |
| (AC)             | Single-ended high-level for CK, $\overline{\text{CK}}$ | (VDDCA/2)+0.220           | Note 3          | V    | 1, 2  |
| V <sub>SEL</sub> | Single-ended low-level for strobes                     | Note 3                    | (VDDQ/2)-0.220  | V    | 1, 2  |
| (AC)             | Single-ended low-level for CK, CK                      | Note 3                    | (VDDCA/2)-0.220 | V    | 1, 2  |

#### NOTE



<sup>1)</sup> For CK,  $\overline{\text{CK}}$  use  $V_{\text{SEH}}/V_{\text{SEL}}(\text{AC})$  of CA; for strobes (DQS0,  $\overline{\text{DQS0}}$ , DQS1,  $\overline{\text{DQS1}}$ , DQS2,  $\overline{\text{DQS2}}$ , DQS3,  $\overline{\text{DQS3}}$ ) use  $V_{\text{IH}}/V_{\text{IL}}(\text{AC})$  of DQs.

<sup>2)</sup> V<sub>IH</sub>(AC)/V<sub>IL</sub>(AC) for DQs is based on V<sub>RefDQ</sub>; V<sub>SEH</sub>(AC)/V<sub>SEL</sub>(AC) for CA is based on V<sub>RefCA</sub>; if a reduced ac-high or ac-low level is used for a signal group, then the reduced

<sup>3)</sup> These values are not defined, however the single-ended signals CK, CK, DQS0, DQS1, DQS1, DQS1, DQS2, DQS3, DQS3, DQS3 need to be within the respective limits (V<sub>IH</sub>(DC) max, V<sub>IL</sub>(DC)min) for single-ended signals as well as the limitations for overshoot and undershoot.

# 10.6 Differential Input Cross Point Voltage

To guarantee tight setup and hold times as well as output skew parameters with respect to clock and strobe, each cross point voltage of differential input signals (CK, CK and DQS, DQS) must meet the requirements in Table 23 Single-ended levels for CK, DQS, CK, DQS. The differential input cross point voltage V<sub>IX</sub> is measured from the actual cross point of true and complement signals to the mid-level between of VDD and VSS.



Figure 6. Vix Definition

[Table 24] Cross point voltage for differential input signals (CK, DQS)

| Cumbal            | Parameter                                                              | LPDDR2-1066 to LPDDR2-800 |     |      | Natas |
|-------------------|------------------------------------------------------------------------|---------------------------|-----|------|-------|
| Symbol            | Faianeter                                                              | Min                       | Max | Unit | Notes |
| V <sub>IXCA</sub> | Differential Input Cross Point Voltage relative to VDDCA/2 for CK, CK  | - 120<br>- 100            | 120 | mV   | 1,2   |
| V <sub>IXDQ</sub> | Differential Input Cross Point Voltage relative to VDDQ/2 for DQS, DQS | - 120                     | 120 | mV   | 1,2   |



<sup>1)</sup>The typical value of VIX(AC) is expected to be about 0.5 × VDD of the transmitting device, and VIX(AC) is expected to track variations in VDD. VIX(AC) indicates the voltage at which differential input signals must cross.

2) For CK and CK, Vref = V<sub>RefCA</sub>(DC). For DQS and DQS, Vref = V<sub>RefDQ</sub>(DC).

# 10.7 Slew Rate Definitions for Single-Ended Input Signals

See CA and CS Setup, Hold and Derating on page 73. for single-ended slew rate definitions for address and command signals. See Data Setup, Hold and Slew Rate Derating on page 79.for single-ended slew rate definitions for data signals.

# 10.8 Slew Rate Definitions for Differential Input Signals

Input slew rate for differential signals (CK,  $\overline{\text{CK}}$  and DQS,  $\overline{\text{DQS}}$ ) are defined and measured as shown in Table 25 and Figure 7.

### [Table 25] Differential Input Slew Rate Definition

| Description                                                                                                     | Measured               |                        | Defined by                                                       |
|-----------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------------------------------------------------|
| Description                                                                                                     | from                   | to                     | Definied by                                                      |
| Differential input slew rate for rising edge (CK - CK and DQS - DQS).                                           | V <sub>ILdiffmax</sub> | V <sub>IHdiffmin</sub> | [V <sub>IHdiffmin</sub> - V <sub>ILdiffmax</sub> ] / DeltaTRdiff |
| Differential input slew rate for falling edge (CK - $\overline{\text{CK}}$ and DQS - $\overline{\text{DQS}}$ ). | $V_{IHdiffmin}$        | V <sub>ILdiffmax</sub> | [V <sub>IHdiffmin</sub> - V <sub>ILdiffmax</sub> ] / DeltaTFdiff |

### NOTE :

1) The differential signal (i.e. CK -  $\overline{\text{CK}}$  and DQS -  $\overline{\text{DQS}}$ ) must be linear between these thresholds.



Figure 7. Differential Input Slew Rate Definition for DQS, DQS and CK, CK



# 11.0 AC AND DC OUTPUT MEASUREMENT LEVELS

# 11.1 Single Ended AC and DC Output Levels

Table 26 shows the output levels used for measurements of single ended signals.

### [Table 26] Single-ended AC and DC Output Levels

| Symbol               | Parameter                                                 |     | LPDDR2-1066 to LPDDR2-800 | Unit | Notes |
|----------------------|-----------------------------------------------------------|-----|---------------------------|------|-------|
| V <sub>OH</sub> (DC) | DC output high measurement level (for IV curve linearity) |     | 0.9 x V <sub>DDQ</sub>    | V    | 1     |
| V <sub>OL</sub> (DC) | DC output low measurement level (for IV curve linearity)  |     | 0.1 x V <sub>DDQ</sub>    | V    | 2     |
| V <sub>OH</sub> (AC) | DC output high measurement level (for IV curve linearity) |     | V <sub>Ref</sub> + 0.12   | V    |       |
| V <sub>OL</sub> (AC) | DC output low measurement level (for IV curve linearity)  |     | V <sub>Ref</sub> - 0.12   | V    |       |
| I <sub>OZ</sub>      | Output Leakage current (DQ, DM, DQS, DQS)                 | Min | -5                        | uA   |       |
| 102                  | (DQs are disabled; 0V ≤ VOUT ≤ VDDQ                       | Max | 5                         | uA   |       |
| MM <sub>PUPD</sub>   | Delta RON between pull-up and pull-down for DQ/DM         | Min | -15                       | %    |       |
| 90PD                 | Botta North between pair up and pair-down for baybin      | Max | 15                        | %    |       |

NOTE:

1) IOH = -0.1mA. 2) IOL = 0.1mA.

# 11.2 Differential AC and DC Output Levels

Table 27 shows the output levels used for measurements of differential signals (DQS, DQS).

### [Table 27] Differential AC and DC Output Levels

| Symbol                        | Parameter                                                     | LPDDR2-1066 to LPDDR2-800 | Unit | Notes |
|-------------------------------|---------------------------------------------------------------|---------------------------|------|-------|
| V <sub>OHdiff</sub> (AC)      | AC differential output high measurement level (for output SR) | + 0.20 x V <sub>DDQ</sub> | V    |       |
| V <sub>OLdiff</sub> (AC)      | AC differential output low measurement level (for output SR)  | - 0.20 x V <sub>DDQ</sub> | V    |       |
| <b>NOTE:</b> 1) IOH = -0.1mA. | vivian.lan@to -                                               | top.com.hk                |      |       |

1) IOH = -0.1 mA.

2) IOL = 0.1mA.



# 11.3 Single Ended Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between V<sub>OL</sub>(AC) and V<sub>OH</sub>(AC) for single ended signals as shown in Table 28 and Figure 8.

[Table 28] Single-ended Output Slew Rate Definition

| Description                                    | Meas                 | sured                | Defined by                                                           |
|------------------------------------------------|----------------------|----------------------|----------------------------------------------------------------------|
| Description                                    | from to Defined by   |                      | Defined by                                                           |
| Single-ended output slew rate for rising edge  | V <sub>OL</sub> (AC) | V <sub>OH</sub> (AC) | [V <sub>OH</sub> (AC) <sub>-</sub> V <sub>OL</sub> (AC)] / DeltaTRse |
| Single-ended output slew rate for falling edge | V <sub>OH</sub> (AC) | V <sub>OL</sub> (AC) | [V <sub>OH</sub> (AC) <sub>-</sub> V <sub>OL</sub> (AC)] / DeltaTFse |

1) Output slew rate is verified by design and characterization, and may not be subject to production test.



Figure 8. Single Ended Output Slew Rate Definition

### [Table 29] Output Slew Rate (single-ended)

|                                                              | LPDDR2-1066 to LPDDR2-800 |     |     | Units  |
|--------------------------------------------------------------|---------------------------|-----|-----|--------|
| Parameter                                                    | Symbol                    | Min | Max | Ullits |
| Single-ended Output Slew Rate (RON = $40\Omega + /-30\%$ )   | SRQse                     | 1.5 | 3.5 | V/ns   |
| Single-ended Output Slew Rate (RON = $60\Omega$ +/- $30\%$ ) | SRQse                     | 1.0 | 2.5 | V/ns   |
| Output slew-rate matching Ratio (Pull-up to Pull-down)       |                           | 0.7 | 1.4 |        |

### Description:

SR: Slew Rate

Q: Query Output (like in DQ, which stands for Data-in, Query-Output)

se: Single-ended Signals

- 1) Measured with output reference load.
- 2) The ratio of pull-up to pull-down slew rate is specified for the same temperature and voltage, over the entire temperature and voltage range. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation.
- 3) The output slew rate for falling and rising edges is defined and measured between VOL(DC) and VOH(DC).
- 4) Slew rates are measured under normal SSO conditions, with 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-low.



# 11.4 Differential Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOLdiff(AC) and VOHdiff(AC) for differential signals as shown in Table 30 and Figure 9.

### [Table 30] Differential Output Slew Rate Definition

| Description                                    | Measured from to         |                          | Defined by                                                                     |
|------------------------------------------------|--------------------------|--------------------------|--------------------------------------------------------------------------------|
| Description                                    |                          |                          | Definited by                                                                   |
| Differential output slew rate for rising edge  | V <sub>OLdiff</sub> (AC) | V <sub>OHdiff</sub> (AC) | [V <sub>OHdiff</sub> (AC) <sub>-</sub> V <sub>OLdiff</sub> (AC)] / DeltaTRdiff |
| Differential output slew rate for falling edge | V <sub>OHdiff</sub> (AC) | V <sub>OLdiff</sub> (AC) | [V <sub>OHdiff</sub> (AC) <sub>-</sub> V <sub>OLdiff</sub> (AC)] / DeltaTFdiff |

### NOTE:

<sup>1)</sup> Output slew rate is verified by design and characterization, and may not be subject to production test.



Figure 9. Differential Output Slew Rate Definition

### **ITable 311 Differential Output Slew Rate**

|                                                   |         | LPDDR2-1066 | to LPDDR2-800 | Units  |
|---------------------------------------------------|---------|-------------|---------------|--------|
| Parameter                                         | Symbol  | Min         | Max           | Office |
| Differential Output Slew Rate (RON = 40Ω +/- 30%) | SRQdiff | 3.0         | 7.0           | V/ns   |
| Differential Output Slew Rate (RON = 60Ω +/- 30%) | SRQdiff | 2.0         | 5.0           | V/ns   |

### Description:

SR: Slew Rate

Q: Query Output (like in DQ, which stands for Data-in, Query-Output)

diff: Differential Signals

- 1) Measured with output reference load.
- 2) The output slew rate for falling and rising edges is defined and measured between VOL(AC) and VOH(AC).
- 3) Slew rates are measured under normal SSO conditions, with 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-high.



# 11.5 Overshoot and Undershoot Specifications

[Table 32] AC Overshoot/Undershoot Specification

| Parameter                                                           |     | 1066 | 800  | Units |
|---------------------------------------------------------------------|-----|------|------|-------|
| Maximum peak amplitude allowed for overshoot area. (See Figure 10)  | Max | 0.35 |      | V     |
| Maximum peak amplitude allowed for undershoot area. (See Figure 10) | Max | 0.   | 0.35 |       |
| Maximum area above VDD. (See Figure 10)                             | Max | 0.15 | 0.20 | V-ns  |
| Maximum area below VSS.<br>(See Figure 10)                          | Max | 0.15 | 0.20 | V-ns  |

- NOTE:

  1) For CA0-9, CK,  $\overline{\text{CK}}$ ,  $\overline{\text{CS}}$ , and CKE, VDD stands for VDDCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VDD stands for VDDQ.

  2) For CA0-9, CK,  $\overline{\text{CK}}$ ,  $\overline{\text{CS}}$ , and CKE, VSS stands for VSSCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VSS stands for VSSQ.

  3) Values are referenced from actual VDDQ, VDDCA, VSSQ, and VSSCA levels.



Figure 10. Overshoot and Undershoot Definition

1) For CA0-9, CK,  $\overline{\text{CK}}$ ,  $\overline{\text{CS}}$ , and CKE, VDD stands for VDDCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VDD stands for VDDQ. 2) For CA0-9, CK,  $\overline{\text{CK}}$ ,  $\overline{\text{CS}}$ , and CKE, VSS stands for VSSCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VSS stands for VSSQ.



# 12.0 OUTPUT BUFFER CHARACTERISTICS

# 12.1 HSUL\_12 Driver Output Timing Reference Load

These 'Timing Reference Loads' are not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.



Figure 11. HSUL\_12 Driver Output Reference Load for Timing and Slew Rate

#### NOTE:

1) All output timing parameter values (like tDQSCK, tDQSQ, tQHS, tHZ, tRPRE etc.) are reported with respect to this reference load. This reference load is also used to report slew rate.





# 13.0 RON<sub>PU</sub> AND RON<sub>PD</sub> RESISTOR DEFINITION

$$RONPU = \frac{(VDDQ - Vout)}{ABS(Iout)}$$

1)This is under the condition that  $RON_{PD}$  is turned off.

$$RONPD = \frac{Vout}{ABS(Iout)}$$

#### NOTE:

1) This is under the condition that RONPU is turned off.



Figure 12. Output Driver: Definition of Voltages and Currents



# 13.1 $RON_{PIJ}$ and $RON_{PD}$ Characteristics with ZQ Calibration

Output driver impedance RON is defined by the value of the external reference resistor RZQ. Nominal RZQ is  $240\Omega$ 

[Table 33] Output Driver DC Electrical Characteristics with ZQ Calibration

| RON <sub>NOM</sub>                                                | Resistor | Vout       | Min    | Nom  | Max    | Unit  | Notes     |
|-------------------------------------------------------------------|----------|------------|--------|------|--------|-------|-----------|
| <ul><li>34.3Ω</li><li>40.0Ω</li><li>48.0Ω</li><li>60.0Ω</li></ul> | RON34PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/7 | 1,2,3,4   |
|                                                                   | RON34PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/7 | 1,2,3,4   |
| 48.0Ω                                                             | RON40PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/6 | 1,2,3,4   |
| 40.0Ω                                                             | RON40PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/6 | 1,2,3,4   |
| 48.00                                                             | RON48PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/5 | 1,2,3,4   |
| 48.0Ω                                                             | RON48PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/5 | 1,2,3,4   |
| 60.0Ω                                                             | RON60PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/4 | 1,2,3,4   |
|                                                                   | RON60PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/4 | 1,2,3,4   |
| 20.00                                                             | RON80PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/3 | 1,2,3,4   |
| 80.0Ω                                                             | RON80PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/3 | 1,2,3,4   |
|                                                                   | RON120PD | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/2 | 1,2,3,4   |
| 120.0Ω                                                            | RON120PU | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/2 | 1,2,3,4   |
| Mismatch between pull-up and pull-down                            | MMPUPD   |            | -15.00 |      | +15.00 | %     | 1,2,3,4,5 |

#### NOTE:

1) Across entire operating temperature range, after calibration.

4) Pull-down and pull-up output driver impedances are recommended to be calibrated at 0.5 x VDDQ.

5) Measurement definition for mismatch between pull-up and pull-down,

MMPUPD: Measure RONPU and RONPD, both at 0.5 x VDDQ:

 $MMPUPD = \frac{RONPU - RONPD}{RONNONT} \times 100$ 

For example, with MMPUPD(max) = 15% and RONPD = 0.85, RONPU must be less than 1.0

# 13.2 Output Driver Temperature and Voltage Sensitivity

If temperature and/or voltage change after calibration, the tolerance limits widen according to the Tables shown below.

**ITable 341 Output Driver Sensitivity Definition** 

| [:::::::::::::::::::::::::::::::::::::: | tput =to. o |                                                            |                                                             |      |       |
|-----------------------------------------|-------------|------------------------------------------------------------|-------------------------------------------------------------|------|-------|
| Resistor                                | Vout        | Min                                                        | Max                                                         | Unit | Notes |
| RONPD                                   | 0.5 x       | OF A IDONATE AT A A IDONATE A IN                           | 115 . ( IDON IT . T) ( IDON IV . IV                         | 0/   | 4.0   |
| RONPU                                   | VDDQ        | $85 - (dRONdT \times \Delta T) - (dRONdV \times \Delta V)$ | $115 + (dRONdT \times \Delta T) - (dRONdV \times \Delta V)$ | %    | 1,2   |

### NOTE:

1)  $\Delta T = T - T$  (@ calibration),  $\Delta V = V - V$  (@ calibration)

2) dRONdT and dRONdV are not subject to production test but are verified by design and characterization.

[Table 35] Output Driver Temperature and Voltage Sensitivity

| Symbol | Parameter                   | Min  | Max  | Unit   | Notes |
|--------|-----------------------------|------|------|--------|-------|
| dRONdT | RON Temperature Sensitivity | 0.00 | 0.75 | % / C  |       |
| dRONdV | RON Voltage Sensitivity     | 0.00 | 0.20 | % / mV |       |



<sup>2)</sup> RZQ =  $240\Omega$ .

<sup>3)</sup> The tolerance limits are specified after calibration with stable voltage and temperature. For behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity.

# 13.3 $RON_{PU}$ and $RON_{PD}$ Characteristics without ZQ Calibration

Output driver impedance RON is defined by design and characterization as default setting.

[Table 36] Output Driver DC Electrical Characteristics without ZQ Calibration

| RON <sub>NOM</sub>                                                                  | Resistor | Vout       | Min  | Nom  | Max  | Unit | Notes |
|-------------------------------------------------------------------------------------|----------|------------|------|------|------|------|-------|
| 04.00                                                                               | RON34PD  | 0.5 x VDDQ | 24   | 34.3 | 44.6 | Ω    | 1     |
| RON <sub>NOM</sub> $34.3\Omega$ $40.0\Omega$ $48.0\Omega$ $60.0\Omega$ $80.0\Omega$ | RON34PU  | 0.5 x VDDQ | 24   | 34.3 | 44.6 | Ω    | 1     |
| 40.00                                                                               | RON40PD  | 0.5 x VDDQ | 28   | 40   | 52   | Ω    | 1     |
| 40.052                                                                              | RON40PU  | 0.5 x VDDQ | 28   | 40   | 52   | Ω    | 1     |
| 40.00                                                                               | RON48PD  | 0.5 x VDDQ | 33.6 | 48   | 62.4 | Ω    | 1     |
| 48.0Ω                                                                               | RON48PU  | 0.5 x VDDQ | 33.6 | 48   | 62.4 | Ω    | 1     |
| 00.00                                                                               | RON60PD  | 0.5 x VDDQ | 42   | 60   | 78   | Ω    | 1     |
| 60.052                                                                              | RON60PU  | 0.5 x VDDQ | 42   | 60   | 78   | Ω    | 1     |
| 00.00                                                                               | RON80PD  | 0.5 x VDDQ | 56   | 80   | 104  | Ω    | 1     |
| 80.052                                                                              | RON80PU  | 0.5 x VDDQ | 56   | 80   | 104  | Ω    | 1     |
| 420.00                                                                              | RON120PD | 0.5 x VDDQ | 84   | 120  | 156  | Ω    | 1     |
| 120.0Ω                                                                              | RON120PU | 0.5 x VDDQ | 84   | 120  | 156  | Ω    | 1     |



# datasheet LPDDR2-S4SDRAM

# 13.4 RZQ I-V Curve

|            | $RON = 240\Omega  (RZQ)$ |                                |            |                     |       |                   |                     |       |  |  |
|------------|--------------------------|--------------------------------|------------|---------------------|-------|-------------------|---------------------|-------|--|--|
|            |                          | Pull-Down                      |            |                     |       | Pull-Up           |                     |       |  |  |
|            |                          | Current [mA] /                 | RON [Ohms] |                     |       | Current [mA] /    | RON [Ohms]          |       |  |  |
| Voltage[V] |                          | default value<br>after ZQReset |            | with<br>Calibration |       | t value<br>QReset | with<br>Calibration |       |  |  |
|            | Min                      | Max                            | Min        | Max                 | Min   | Max               | Min                 | Max   |  |  |
|            | [mA]                     | [mA]                           | [mA]       | [mA]                | [mA]  | [mA]              | [mA]                | [mA]  |  |  |
| 0.00       | 0.00                     | 0.00                           | 0.00       | 0.00                | 0.00  | 0.00              | 0.00                | 0.00  |  |  |
| 0.05       | 0.19                     | 0.32                           | 0.21       | 0.26                | -0.19 | -0.32             | -0.21               | -0.26 |  |  |
| 0.10       | 0.38                     | 0.64                           | 0.40       | 0.53                | -0.38 | -0.64             | -0.40               | -0.53 |  |  |
| 0.15       | 0.56                     | 0.94                           | 0.60       | 0.78                | -0.56 | -0.94             | -0.60               | -0.78 |  |  |
| 0.20       | 0.74                     | 1.26                           | 0.79       | 1.04                | -0.74 | -1.26             | -0.79               | -1.04 |  |  |
| 0.25       | 0.92                     | 1.57                           | 0.98       | 1.29                | -0.92 | -1.57             | -0.98               | -1.29 |  |  |
| 0.30       | 1.08                     | 1.86                           | 1.17       | 1.53                | -1.08 | -1.86             | -1.17               | -1.53 |  |  |
| 0.35       | 1.25                     | 2.17                           | 1.35       | 1.79                | -1.25 | -2.17             | -1.35               | -1.79 |  |  |
| 0.40       | 1.40                     | 2.46                           | 1.52       | 2.03                | -1.40 | -2.46             | -1.52               | -2.03 |  |  |
| 0.45       | 1.54                     | 2.74                           | 1.69       | 2.26                | -1.54 | -2.74             | -1.69               | -2.26 |  |  |
| 0.50       | 1.68                     | 3.02                           | 1.86       | 2.49                | -1.68 | -3.02             | -1.86               | -2.49 |  |  |
| 0.55       | 1.81                     | 3.30                           | 2.02       | 2.72                | -1.81 | -3.30             | -2.02               | -2.72 |  |  |
| 0.60       | 1.92                     | 3.57                           | 2.17       | 2.94                | -1.92 | -3.57             | -2.17               | -2.94 |  |  |
| 0.65       | 2.02                     | 3.83                           | 2.32       | 3.15                | -2.02 | -3.83             | -2.32               | -3.15 |  |  |
| 0.70       | 2.11                     | 4.08                           | 2.46       | 3.36                | -2.11 | -4.08             | -2.46               | -3.36 |  |  |
| 0.75       | 2.19                     | 4.31                           | 2.58       | 3.55                | -2.19 | -4.31             | -2.58               | -3.55 |  |  |
| 0.80       | 2.25                     | 4.54                           | 2.70       | 3.74                | -2.25 | -4.54             | -2.70               | -3.74 |  |  |
| 0.85       | 2.30                     | 4.74                           | 2.81       | 3.91                | -2.30 | -4.74             | -2.81               | -3.91 |  |  |
| 0.90       | 2.34                     | 4.92                           | 2.89       | 4.05                | -2.34 | -4.92             | -2.89               | -4.05 |  |  |
| 0.95       | 2.37                     | 5.08                           | 2.97       | 4.23                | -2.37 | -5.08             | -2.97               | -4.23 |  |  |
| 1.00       | 2.41                     | 5.20                           | 3.04       | 4.33                | -2.41 | -5.20             | -3.04               | -4.33 |  |  |
| 1.05       | 2.43                     | 5.31                           | 3.09       | 4.44                | -2.43 | -5.31             | -3.09               | -4.44 |  |  |
| 1.10       | 2.46                     | 5.41                           | 3.14       | 4.52                | -2.46 | -5.41             | -3.14               | -4.52 |  |  |
| 1.15       | 2.48                     | 5.48                           | 3.19       | 4.59                | -2.48 | -5.48             | -3.19               | -4.59 |  |  |
| 1.20       | 2.50                     | 5.55                           | 3.23       | 4.65                | -2.50 | -5.55             | -3.23               | -4.65 |  |  |





Figure 13. RON = 240 Ohms IV Curve after ZQReset



Figure 14. RON = 240 Ohms IV Curve after Calibration

# 14.0 INPUT/OUTPUT CAPACITANCE

[Table 38] Input/output capacitance

| Parameter                                                                   | Symbol   |     | LPDDR2 1066-800             | Units | Notes    |
|-----------------------------------------------------------------------------|----------|-----|-----------------------------|-------|----------|
| langet conseitance CV and CV                                                | COK      | Min | 2.0                         | pF    | 1,2      |
| Input capacitance, CK and CK                                                | CCK      | Max | 5.0                         | pF    | 1,2      |
| Input capacitance delta, CK and $\overline{\text{CK}}$                      | CDCK     | Min | 0.0                         | pF    | 1,2,3    |
| input capacitance delta, CK and CK                                          | CDCK     | Max | 0.40                        | pF    | 1,2,3    |
| Cin, all other input-only pins except $\overline{\text{CS}}$ and CKE        | CI1      | Min | 2.0                         | pF    | 1,2,4    |
| Ciri, all other input-only pins except CS and CKE                           | GH       | Max | 5.0                         | pF    | 1,2,4    |
| Cin, $\overline{\text{CS}}$ 0 / $\overline{\text{CS}}$ 1 and CKE0 / CKE1    | CI2      | Min | 1.0                         | pF    | 1,2,4    |
| CIII, CSU / CS I AIIU CREU / CRE I                                          | CIZ      | Max | 3.0                         | pF    | 1,2,4    |
| Cdelta, all other input-only pins                                           | CDI1     | Min | -1.0                        | pF    | 1,2,5    |
| except CS and CKE                                                           | CDIT     | Max | 1.0                         | pF    | 1,2,5    |
| Cdelta, $\overline{\text{CS}}$ 0 / $\overline{\text{CS}}$ 1 and CKE0 / CKE1 | CDI2     | Min | -1.0                        | pF    | 1,2,5,10 |
| Cdella, CSU / CST and CREU / CRET                                           | CDI2     | Max | 1.0                         | pF    | 1,2,5,10 |
| Input/output capacitance,                                                   | CIO      | Min | 2.5                         | pF    | 1,2,6,7  |
| $DQ$ , $DM$ , $DQS$ , $\overline{DQS}$                                      | CIO      | Max | 6                           | pF    | 1,2,6,7  |
| Input/output capacitance delta,                                             | CDDOC    | Min | 0.0                         | pF    | 1,2,7,8  |
| DQS, DQS                                                                    | CDDQS    | Max | 0.50                        | pF    | 1,2,7,8  |
| Input/output capacitance delta,                                             | CDIO     | Min | -1.0                        | pF    | 1,2,7,9  |
| DQ, DM                                                                      | CDIO     | Max | 1.0                         | pF    | 1,2,7,9  |
| Innut de utaut anna itana 70 Dia                                            | 070      | Min | 0.0                         | pF    | 1,2      |
| Input/output capacitance ZQ Pin                                             | an.czon@ | Max | . op. c <sub>6.0</sub> m.nk | pF    | 1,2      |

 $(\mathsf{T}_{\mathsf{OPER}}; \mathsf{V}_{\mathsf{DDQ}} = 1.14 - 1.3\mathsf{V}; \mathsf{V}_{\mathsf{DDCA}} = 1.14 - 1.3\mathsf{V}; \mathsf{V}_{\mathsf{DD1}} = 1.7 - 1.95\mathsf{V}, \mathsf{LPDDR2} - \mathsf{S4B} \; \mathsf{V}_{\mathsf{DD2}} = 1.14 - 1.3\mathsf{V})$ 

### NOTE:

1) This parameter applies to both die and package.



<sup>1)</sup> This parameter applies to both die and package.

2) This parameter is not subject to production test. It is verified by design and characterization. The capacitance is measured according to JEP147 (Procedure for measuring input capacitance using a vector network analyzer (VNA) with VDD1, VDD2, VDDQ, VSS, VSSCA, VSSQ applied and all other pins floating.

3) Absolute value of CCK - CCK.

4) CI applies to CS, CKE, CA0-CA9.

5) CDI = CI - 0.5 \* (CCK + CCK)

<sup>6)</sup> DM loading matches DQ and DQS.

<sup>7)</sup> MR3 I/O configuration DS OP3-OP0 = 0001B (34.3 Ohm typical)

<sup>8)</sup> Absolute value of CDQS and CDQS.

9) CDIO = CIO - 0.5 \* (CDQS + CDQS) in byte-lane.

10) CDI2 = CI2 - 0.25 \* (CCK\_t + CCK\_c)

# 15.0 IDD SPECIFICATION PARAMETERS AND TEST CONDITIONS 15.1 IDD Measurement Conditions

The following definitions are used within the IDD measurement tables:

 $LOW: \, V_{IN} \leq V_{IL}(DC) \; MAX$  $HIGH: V_{IN} \geq V_{IH}(DC) \ MIN$ 

STABLE: Inputs are stable at a HIGH or LOW level

SWITCHING: See Table 39 and Table 40.

### ITable 391 Definition of Switching for CA Input Signals

| [Table 39]    | Definition of Sv                    | vitching for CA In                  | put Signais                         |                                     |                                     |                                     |                                     |                                     |
|---------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
|               |                                     |                                     |                                     | Switching for                       | CA                                  |                                     |                                     |                                     |
|               | CK<br>(RISING) /<br>CK<br>(FALLING) | CK<br>(FALLING) /<br>CK<br>(RISING) |
| Cycle         |                                     | N                                   | N                                   | +1                                  | N                                   | l+2                                 | N                                   | l+3                                 |
| <del>CS</del> | Н                                   | IGH                                 | HI                                  | GH                                  | Н                                   | IGH                                 | Н                                   | IGH                                 |
| CA0           | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA1           | HIGH                                | HIGH                                | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                |
| CA2           | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA3           | HIGH                                | HIGH                                | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                |
| CA4           | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA5           | HIGH                                | HIGH                                | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                |
| CA6           | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA7           | HIGH                                | HIGH                                | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                |
| CA8           | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA9           | HIGH                                | HIGH                                | нідн <b>а</b>                       | n. Low @                            | tolowto                             | Low .                               | Low                                 | HIGH                                |

### NOTE:

### [Table 40] Definition of Switching for IDD4R

| Clock   | CKE  | cs   | Clock Cycle Number | Command      | CA0-CA2 | CA3-CA9 | All DQ |
|---------|------|------|--------------------|--------------|---------|---------|--------|
| Rising  | HIGH | LOW  | N                  | Read_Rising  | HLH     | LHLHLHL | L      |
| Falling | HIGH | LOW  | N                  | Read_Falling | LLL     | LLLLLL  | L      |
| Rising  | HIGH | HIGH | N + 1              | NOP          | LLL     | LLLLLL  | Н      |
| Falling | HIGH | HIGH | N + 1              | NOP          | HLH     | HLHLLHL | L      |
| Rising  | HIGH | LOW  | N + 2              | Read_Rising  | HLH     | HLHLLHL | Н      |
| Falling | HIGH | LOW  | N + 2              | Read_Falling | ННН     | нннннн  | Н      |
| Rising  | HIGH | HIGH | N + 3              | NOP          | ННН     | нннннн  | Н      |
| Falling | HIGH | HIGH | N + 3              | NOP          | HLH     | LHLHLHL | L      |

- 1) Data strobe (DQS) is changing between HIGH and LOW every clock cycle.
- 2) The above pattern (N, N+1...) is used continuously during IDD measurement for IDD4R.



<sup>1)</sup> CS must always be driven HIGH.
2) 50% of CA bus is changing between HIGH and LOW once per clock for the CA bus.
3) The above pattern (N, N+1, N+2, N+3...) is used continuously during IDD measurement for IDD values that require SWITCHING on the CA bus.

### [Table 41] Definition of Switching for IDD4W

| Clock   | CKE  | cs   | Clock Cycle Number | Command       | CA0-CA2 | CA3-CA9 | All DQ |
|---------|------|------|--------------------|---------------|---------|---------|--------|
| Rising  | HIGH | LOW  | N                  | Write_Rising  | HLL     | LHLHLHL | L      |
| Falling | HIGH | LOW  | N                  | Write_Falling | LLL     | LLLLLLL | L      |
| Rising  | HIGH | HIGH | N + 1              | NOP           | LLL     | LLLLLLL | Н      |
| Falling | HIGH | HIGH | N + 1              | NOP           | HLH     | HLHLLHL | L      |
| Rising  | HIGH | LOW  | N + 2              | Write_Rising  | HLL     | HLHLLHL | Н      |
| Falling | HIGH | LOW  | N + 2              | Write_Falling | ННН     | нннннн  | Н      |
| Rising  | HIGH | HIGH | N + 3              | NOP           | ННН     | нннннн  | Н      |
| Falling | HIGH | HIGH | N + 3              | NOP           | HLH     | LHLHLHL | L      |

- Data strobe (DQS) is changing between HIGH and LOW every clock cycle.
   Data masking (DM) must always be driven LOW.
   The above pattern (N, N+1...) is used continuously during IDD measurement for IDD4W.

# 15.2 IDD Specifications

IDD values are for the entire operating voltage range and the standard and extended temperature ranges, unless otherwise noted.

### [Table 42] LPDDR2 IDD Specification Parameters and Operating Conditions

| Parameter/Condition                                                                                          | Symbol               | Power Supply    | Units | Notes  |
|--------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-------|--------|
| Operating one bank active-precharge current                                                                  | IDD0 <sub>1</sub>    | VDD1            | mA    | 3,14   |
| $t_{CK} = t_{CK(avg)min}$ ; $t_{RC} = t_{RCmin}$ ;<br>CKE is HIGH:                                           | IDD0 <sub>2</sub>    | VDD2            | mA    | 3,14   |
| CRE is HIGH, CS is HIGH between valid commands; Address bus inputs are SWITCHING; Data bus inputs are STABLE | IDD0 <sub>IN</sub>   | VDDCA +<br>VDDQ | mA    | 3,4,14 |
| Idle power-down standby current:                                                                             | IDD2P <sub>1</sub>   | VDD1            | mA    | 3,13   |
| $t_{\text{CK}} = t_{\text{CK(avg)min}};$ VIVIan.lan @ CKE is LOW;                                            | IDD2P <sub>2</sub>   | VDD2            | mA    | 3,13   |
| CS is HIGH; All banks idle; Address bus inputs are SWITCHING; Data bus inputs are STABLE                     | IDD2P <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,13 |
| Idle power <u>-do</u> wn standby current with clock stop:                                                    | IDD2PS <sub>1</sub>  | VDD1            | mA    | 3,13   |
| CK =LOW, CK =HIGH;<br>CKE is LOW;                                                                            | IDD2PS <sub>2</sub>  | VDD2            | mA    | 3,13   |
| CS is HIGH; All banks idle; Address bus inputs are SWITCHING; Data bus inputs are STABLE                     | IDD2PS <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,13 |
| Idle non power-down standby current:                                                                         | IDD2N <sub>1</sub>   | VDD1            | mA    | 3,14   |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;<br>CKE is HIGH;                                                  | IDD2N <sub>2</sub>   | VDD2            | mA    | 3,14   |
| CKE IS FIIGH; CS IS HIGH; All banks idle; Address bus inputs are SWITCHING; Data bus inputs are STABLE       | IDD2N <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,14 |
| Idle non power-down standby current with clock stop:                                                         | IDD2NS <sub>1</sub>  | VDD1            | mA    | 3,14   |
| CK=LOW, CK=HIGH;<br>CKE is HIGH;                                                                             | IDD2NS <sub>2</sub>  | VDD2            | mA    | 3,14   |
| CS is HIGH; All banks idle; CA bus inputs are SWITCHING; Data bus inputs are STABLE                          | IDD2NS <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,14 |



| Parameter/Condition                                                                                                    | Symbol               | Power Supply    | Units | Notes    |
|------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-------|----------|
| Active power-down standby current:                                                                                     | IDD3P <sub>1</sub>   | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;                                                                            | IDD3P <sub>2</sub>   | VDD2            | mA    | 3,14     |
| CKE is LOW; CS is HIGH; One bank active; Address bus inputs are SWITCHING; Data bus inputs are STABLE                  | IDD3P <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Active power-down standby current with clock stop:                                                                     | IDD3PS <sub>1</sub>  | VDD1            | mA    | 3,14     |
| CK=LOW, CK=HIGH;                                                                                                       | IDD3PS <sub>2</sub>  | VDD2            | mA    | 3,14     |
| CKE is LOW; CS is HIGH; One bank active; Address bus inputs are SWITCHING; Data bus inputs are STABLE                  | IDD3PS <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Active non power-down standby current:                                                                                 | IDD3N <sub>1</sub>   | VDD1            | mA    | 3,14     |
| $t_{CK} = t_{CK(avg)min}$                                                                                              | IDD3N <sub>2</sub>   | VDD2            | mA    | 3,14     |
| CKE is HIGH; CS is HIGH; One bank active; Address bus inputs are SWITCHING; Data bus inputs are STABLE                 | IDD3N <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Active non power-down standby current with clock stop:                                                                 | IDD3NS <sub>1</sub>  | VDD1            | mA    | 3,14     |
| CK=LOW, CK=HIGH;<br>CKE is HIGH;                                                                                       | IDD3NS <sub>2</sub>  | VDD2            | mA    | 3,14     |
| CS is HIGH; One bank active; CA bus inputs are SWITCHING; Data bus inputs are STABLE                                   | IDD3NS <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Operating burst read current:                                                                                          | IDD4R <sub>1</sub>   | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ; CS is HIGH between valid commands;                                         | IDD4R <sub>2</sub>   | VDD2            | mA    | 3,14     |
| One bank active;                                                                                                       | IDD4R <sub>IN</sub>  | VDDCA           | mA    | 3,14     |
| BL = 4; RL = RLmin; Address bus inputs are SWITCHING; 50% data change each burst transfer                              | IDD4R <sub>Q</sub>   | COMP. hk        | mA    | 3,6,14   |
| Operating burst write current:                                                                                         | IDD4W <sub>1</sub>   | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;<br>CS is HIGH between valid commands;                                      | IDD4W <sub>2</sub>   | VDD2            | mA    | 3,14     |
| One bank active; BL = 4; WL = WLmin; Address bus inputs are SWITCHING; 50% data change each burst transfer             | IDD4W <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| All Bank Refresh Burst current:                                                                                        | IDD5 <sub>1</sub>    | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ; CKE is HIGH between valid commands;                                        | IDD5 <sub>2</sub>    | VDD2            | mA    | 3,14     |
| t <sub>RC</sub> = t <sub>RFCabmin</sub> ; Burst refresh; Address bus inputs are SWITCHING; Data bus inputs are STABLE; | IDD5 <sub>IN</sub>   | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| All Bank Refresh Average current:                                                                                      | IDD5AB <sub>1</sub>  | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ; CKE is HIGH between valid commands;                                        | IDD5AB <sub>2</sub>  | VDD2            | mA    | 3,14     |
| t <sub>RC</sub> = t <sub>REFI</sub> ; Address bus inputs are SWITCHING; Data bus inputs are STABLE;                    | IDD5AB <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Per Bank Refresh Average current:                                                                                      | IDD5PB <sub>1</sub>  | VDD1            | mA    | 1,3,14   |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ; CKE is HIGH between valid commands;                                        | IDD5PB <sub>2</sub>  | VDD2            | mA    | 1,3,14   |
| t <sub>RC</sub> = t <sub>REFI</sub> /8; Address bus inputs are SWITCHING; Data bus inputs are STABLE;                  | IDD5PB <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 1,3,4,14 |



| Parameter/Condition                                                 | Symbol             | Power Supply    | Units | Notes               |
|---------------------------------------------------------------------|--------------------|-----------------|-------|---------------------|
| Self refresh current (Standard Temperature Range): CK=LOW, CK=HIGH; | IDD6 <sub>1</sub>  | VDD1            | mA    | 2,3,8,9,10,1        |
| CKE is LOW;<br>Address bus inputs are STABLE;                       | IDD6 <sub>2</sub>  | VDD2            | mA    | 2,3,8,9,10,1        |
| Data bus inputs are STABLE; Maximum 1x Self-Refresh Rate;           | IDD6 <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 2,3,4,8,9,10<br>,13 |
|                                                                     | IDD8 <sub>1</sub>  | VDD1            | uA    | 3,11, 12,13         |
| Deep Power-Down current: Address bus inputs are STABLE;             | IDD8 <sub>2</sub>  | VDD2            | uA    | 3,11, 12,13         |
| Data bus inputs are STABLE;                                         | IDD8 <sub>IN</sub> | VDDCA +<br>VDDQ | uA    | 3,4,11,<br>12,13    |

- 1) Per Bank Refresh only applicable for LPDDR2-S4 devices of 1Gb or higher densities.
- 2) This is the general definition that applies to full array Self Refresh. Refer to Table 44, IDD6 Partial Array Self-Refresh Current for details of Partial Array Self Refresh IDD6 specification.
- 3) IDD values published are the maximum of the distribution of the arithmetic mean.
- 4) Measured currents are the summation of VDDQ and VDDCA.
- 5) To calculate total current consumption, the currents of all active operations must be considered.
- 6) Guaranteed by design with Un-termination and 5pF output loading cap.
- 7) IDD current specifications are tested after the device is properly initialized.
- 8) In addition, supplier data sheets may include additional Self Refresh IDD values for temperature subranges within the Standard or Extended Temperature Ranges.
- 9) 1x Self-Refresh Rate is the rate at which the LPDDR2-S4 device is refreshed internally during Self-Refresh in the Standard Temperature range.
- 10) IDD6 85°C is guaranteed, IDD6 45°C is typical values.
- 11) IDD8 85°C is guaranteed, IDD8 45°C is typical values.

  12) DPD (Deep Power Down) function is an optional feature, and it will be enabled upon request. Please contact Samsung for more information.
- 13) These specification values are under same condition of the both chips selected at the same time.
- 14) These specification values are under IDD2PS condition of the other unselected chip.





# 15.3 IDD Spec Table

### [Table 43] IDD Specification for 8Gb DDP LPDDR2-S4B

|         |                      | Power           |               | .2V (S4B)        |       |        |
|---------|----------------------|-----------------|---------------|------------------|-------|--------|
| Symbol  |                      | Supply          |               | M x32 2/CS, 2CKE | Units | Notes  |
|         |                      |                 | 1066Mbps      | 800Mbps          |       |        |
|         | IDD0 <sub>1</sub>    | VDD1            | 8.5           | 8.5              | mA    | 3,14   |
| IDD0    | IDD0 <sub>2</sub>    | VDD2            | 56.1          | 46.1             | mA    | 3,14   |
|         | IDD0 <sub>IN</sub>   | VDDCA +<br>VDDQ | 6.1           | 6.1              | mA    | 3,4,14 |
|         | IDD2P <sub>1</sub>   | VDD1            | 1.0           | 1.0              | mA    | 3,13   |
| IDD2P   | IDD2P <sub>2</sub>   | VDD2            | 2.2           | 2.2              | mA    | 3,13   |
|         | IDD2P <sub>IN</sub>  | VDDCA +<br>VDDQ | 0.2           | 0.2              | mA    | 3,4,13 |
|         | IDD2PS <sub>1</sub>  | VDD1            | 1.0           | 1.0              | mA    | 3,13   |
| IDD2PS  | IDD2PS <sub>2</sub>  | VDD2            | 2.2           | 2.2              | mA    | 3,13   |
|         | IDD2PS <sub>IN</sub> | VDDCA +<br>VDDQ | 0.2           | 0.2              | mA    | 3,4,13 |
|         | IDD2N <sub>1</sub>   | VDD1            | 1.5           | 1.5              | mA    | 3,14   |
| IDD2N   | IDD2N <sub>2</sub>   | VDD2            | 14.1          | 11.1             | mA    | 3,14   |
|         | IDD2N <sub>IN</sub>  | VDDCA +<br>VDDQ | 5.1           | 5.1              | mA    | 3,4,14 |
|         | IDD2NS <sub>1</sub>  | VDD1            | 1.5           | 1.5              | mA    | 3,14   |
| IDD2NS  | IDD2NS <sub>2</sub>  | VDD2            | 7.1           | 6.1              | mA    | 3,14   |
|         | IDD2NS <sub>IN</sub> | VDDCA +<br>VDDQ | 5.1           | 5.1              | mA    | 3,4,14 |
|         | IDD3P <sub>1</sub>   | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD3P   | IDD3P <sub>2</sub>   | VDD2            | . an 5.1 to - | top. 5.10 m. h   | mA    | 3,14   |
|         | IDD3P <sub>IN</sub>  | VDDCA +<br>VDDQ | 0.2           | 0.2              | mA    | 3,4,14 |
|         | IDD3PS <sub>1</sub>  | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD3PS  | IDD3PS <sub>2</sub>  | VDD2            | 5.1           | 5.1              | mA    | 3,14   |
|         | IDD3PS <sub>IN</sub> | VDDCA +<br>VDDQ | 0.2           | 0.2              | mA    | 3,4,14 |
|         | IDD3N <sub>1</sub>   | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD3N   | IDD3N <sub>2</sub>   | VDD2            | 17.1          | 13.1             | mA    | 3,14   |
|         | IDD3N <sub>IN</sub>  | VDDCA +<br>VDDQ | 5.1           | 5.1              | mA    | 3,4,14 |
|         | IDD3NS <sub>1</sub>  | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD3NS  | IDD3NS <sub>2</sub>  | VDD2            | 8.1           | 7.1              | mA    | 3,14   |
|         | IDD3NS <sub>IN</sub> | VDDCA +<br>VDDQ | 5.1           | 5.1              | mA    | 3,4,14 |
|         | IDD4R <sub>1</sub>   | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD4R   | IDD4R <sub>2</sub>   | VDD2            | 171.1         | 131.1            | mA    | 3,14   |
| א+ַעטוו | IDD4R <sub>IN</sub>  | VDDCA           | 5.05          | 5.05             | mA    | 3,14   |
|         | IDD4R <sub>Q</sub>   | VDDQ            | 140.05        | 110.05           | mA    | 3,6,14 |
|         | IDD4W <sub>1</sub>   | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD4W   | IDD4W <sub>2</sub>   | VDD2            | 171.1         | 131.1            | mA    | 3,14   |
|         | IDD4W <sub>IN</sub>  | VDDCA +<br>VDDQ | 13.1          | 13.1             | mA    | 3,4,14 |



|         |                          |                                          | _                                     | VDD2=1          | .2V (S4B)        |       |                 |
|---------|--------------------------|------------------------------------------|---------------------------------------|-----------------|------------------|-------|-----------------|
| S       | ymbol                    |                                          | Power<br>Supply                       | 128M x32 + 128N | 1 x32 2/CS, 2CKE | Units | Notes           |
|         |                          |                                          | Supply                                | 1066Mbps        | 800Mbps          |       |                 |
|         | IDD                      | )5 <sub>1</sub>                          | VDD1                                  | 15.5            | 15.5             | mA    | 3,14            |
| IDD5    | IDD                      | )5 <sub>2</sub>                          | VDD2                                  | 131.1           | 131.1            | mA    | 3,14            |
| .550    | IDD                      | 5 <sub>IN</sub>                          | VDDCA +<br>VDDQ                       | 5.1             | 5.1              | mA    | 3,4,14          |
|         | IDD5                     | AB <sub>1</sub>                          | VDD1                                  | 3.5             | 3.5              | mA    | 3,14            |
| IDD5AB  | IDD5                     | AB <sub>2</sub>                          | VDD2                                  | 14.1            | 14.1             | mA    | 3,14            |
| .230,13 | IDD5/                    | AB <sub>IN</sub>                         | VDDCA +<br>VDDQ                       | 5.1             | 5.1              | mA    | 3,4,14          |
|         | IDD5                     | PB <sub>1</sub>                          | VDD1                                  | 3.5             | 3.5              | mA    | 1,3,14          |
| IDD5PB  | IDD5                     | PB <sub>2</sub>                          | VDD2                                  | 23.1            | 23.1             | mA    | 1,3,14          |
|         | IDD5I                    | DD5PB <sub>IN</sub> VDDCA + VDDQ 5.1 5.1 |                                       | mA              | 1,3,4,14         |       |                 |
|         | IDD6 <sub>1</sub>        | 45°C                                     | VDD1                                  | 0.              | 36               | mA    | 2,3,8,9,10,13   |
|         | 10001                    | 85°C                                     | ١٥٥١                                  | 1               | .8               | IIIA  | 2,3,6,9,10,13   |
| IDD6    | IDD6 <sub>2</sub>        | 45°C                                     | VDD2                                  |                 | .6               | mA    | 2,3,8,9,10,13   |
| 1550    |                          | 85°C                                     | , , , , , , , , , , , , , , , , , , , | 6               | .8               | 110 ( | 2,0,0,0,10,10   |
|         | IDD6 <sub>IN</sub>       | 45°C                                     | VDDCA +                               |                 | 04               | mA    | 2,3,4,8,9,10,13 |
|         |                          | 85°C                                     | VDDQ                                  |                 | .2               |       |                 |
|         | IDD8 <sub>1</sub>        | 45°C                                     | VDD1                                  | 20              |                  | uA    | 3,11,12,13      |
|         |                          | 85°C                                     |                                       | 40              |                  |       |                 |
| IDD8    | 8 IDD8 <sub>2</sub> 45°C |                                          | VDD2                                  |                 | 50               | uA    | 3,11,12,13      |
|         |                          | 85°C                                     |                                       |                 | 00               |       |                 |
|         | IDD8 <sub>IN</sub>       | 45°C                                     | VDDCA +                               |                 | 30               | uA    | 3,4,11,12,13    |
|         |                          | 85°C                                     | VDDQ                                  | 6               | 60               |       |                 |

### [Table 44] IDD6 Partial Array Self-Refresh Current

|                            |            |              | 8Gb DDP 2 | 2/CS, 2CKE |    |
|----------------------------|------------|--------------|-----------|------------|----|
|                            | Parameter  |              | LPDDF     | Unit       |    |
|                            |            |              |           | 85°C       |    |
|                            |            | VDD1         | 360       | 1800       |    |
|                            | Full Array | VDD2         | 1600      | 6800       | uA |
|                            |            | VDDCA + VDDQ | 40        | 200        |    |
|                            |            | VDD1         | 320       | 1400       |    |
|                            | 1/2 Array  | VDD2         | 1120      | 4800       | uA |
| IDD6 Partial Array         |            | VDDCA + VDDQ | 40        | 200        |    |
| Self-Refresh Current (max) |            | VDD1         | 280       | 1200       |    |
|                            | 1/4 Array  | VDD2         | 760       | 3600       | uA |
|                            |            | VDDCA + VDDQ | 40        | 200        |    |
|                            |            | VDD1         | 240       | 1100       |    |
|                            | 1/8 Array  | VDD2         | 600       | 3000       | uA |
|                            |            | VDDCA + VDDQ | 40        | 200        |    |



<sup>1)</sup> See Table 42, LPDDR2 IDD Specification Parameters and Operating Conditions for notes.

<sup>1)</sup> IDD6  $85^{\circ}$ C is the maximum and IDD6  $45^{\circ}$ C is typical of the distribution of the arithmetic mean.

# 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING

# 16.1 Clock Specification

The jitter specified is a random jitter meeting a Gaussian distribution. Input clocks violating the min/max values may result in malfunction of the LPDDR2 device

### 16.1.1 Definition for tCK(avq) and nCK

tCK(avg) is calculated as the average clock period across any consecutive 200 cycle window, where each clock period is calculated from rising edge to rising edge.

$$tCK(avg) = \left(\sum_{j=1}^{N} tCK_{j}\right)/N$$

$$where \qquad N = 200$$

Unit 'tCK(avg)' represents the actual clock average tCK(avg) of the input clock under operation. Unit 'nCK' represents one clock cycle of the input clock, counting the actual clock edges.

tCK(avg) may change by up to +/-1% within a 100 clock cycle window, provided that all jitter and timing specs are met.

### 16.1.2 Definition for tCK(abs)

t<sub>CK</sub>(abs) is defined as the absolute clock period, as measured from one rising edge to the next consecutive rising edge. t<sub>CK</sub>(abs) is not subject to production test.

### 16.1.3 Definition for tCH(avg) and tCL(avg)

 $\mathbf{t}_{\text{CH}}$ (avg) is defined as the average high pulse width, as calculated across any consecutive 200 high pulses.

$$tCH(avg) = \left(\sum_{j=1}^{N} tCH_{j}\right) / (N \times tCK(avg))$$

$$where \qquad N = 200$$

t<sub>CI</sub> (avg) is defined as the average low pulse width, as calculated across any consecutive 200 low pulses.

$$tCL(avg) = \left(\sum_{j=1}^{N} tCL_{j}\right) / (N \times tCK(avg))$$

$$where \qquad N = 200$$

# 16.1.4 Definition for tJIT(per)

t<sub>.IIT</sub>(per) is the single period jitter defined as the largest deviation of any signal tCK from tCK(avg).

 $\mathbf{t}_{.IIT}(per) = Min/max \text{ of } \{tCK_i - tCK(avg) \text{ where } i = 1 \text{ to } 200\}.$ 

t<sub>.IIT</sub>(per),act is the actual clock jitter for a given system.

t<sub>JIT</sub>(per),allowed is the specified allowed clock period jitter.

t<sub>.IIT</sub>(per) is not subject to production test.



### 16.1.5 Definition for tJIT(cc)

tJIT(cc) is defined as the absolute difference in clock period between two consecutive clock cycles.

 $\mathbf{t}_{J|T}(cc) = \text{Max of } |\{tCK_{i+1} - tCK_i\}|.$ 

 $\mathbf{t}_{\mathsf{JIT}}(\mathsf{cc})$  defines the cycle to cycle jitter.

t<sub>JIT</sub>(cc) is not subject to production test.

### 16.1.6 Definition for tERR(nper)

 $\mathbf{t}_{\mathsf{ERR}}(\mathsf{nper})$  is defined as the cumulative error across n multiple consecutive cycles from tCK(avg).

t<sub>FRR</sub>(nper),act is the actual clock jitter over n cycles for a given system.

 $\mathbf{t}_{\mathsf{ERR}}$ (nper),allowed is the specified allowed clock period jitter over n cycles.

 $\mathbf{t}_{\mathsf{ERR}}(\mathsf{nper})$  is not subject to production test.

$$ERR(nper) = \left(\sum_{j=i}^{1+n-1} tCK_{j}\right) - n \times tCK(avg)$$

 $\mathbf{t}_{\mathsf{ERR}}$ (nper),min can be calculated by the formula shown below:

$$tERR(nper)$$
,  $min = (1 + 0.68LN(n)) \times tJIT(per)$ ,  $min$ 

 $\mathbf{t}_{\text{ERR}}$ (nper),max can be calculated by the formula shown below

$$tERR(nper)$$
,  $max = (1 + 0.68LN(n)) \times tJIT(per)$ ,  $max$ 

Using these equations,  $\mathbf{t}_{\mathsf{FRR}}(\mathsf{nper})$  tables can be generated for each  $\mathbf{t}_{\mathsf{JIT}}(\mathsf{per})$ ,act value.

## 16.1.7 Definition for duty cycle jitter tJIT(duty)

t<sub>.IIT</sub>(duty) is defined with absolute and average specification of tCH / tCL.

 $tJIT(duty), min = MIN((tCH(abs), min - tCH(avg), min), (tCL(abs), min - tCL(avg), min)) \times tCK(avg)$ 

tJIT(duty),  $max = MAX((tCH(abs), max - tCH(avg), max), (tCL(abs), max - tCL(avg), max)) \times tCK(avg)$ 

## 16.1.8 Definition for tCK(abs), tCH(abs) and tCL(abs)

These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times

[Table 45] Definition for tCK(abs), tCH(abs), and tCL(abs)

| Parameter                       | Symbol                | Min                                         | Unit     |
|---------------------------------|-----------------------|---------------------------------------------|----------|
| Absolute Clock Period           | tCK(abs)              | tCK(avg).min + tJIT(per).min                | ps       |
| Absolute Clock HIGH Pulse Width | t <sub>CH</sub> (abs) | tCH(avg),min + tJIT(duty),min / tCK(avg)min | tCK(avg) |
| Absolute Clock LOW Pulse Width  | t <sub>CL</sub> (abs) | tCL(avg),min + tJIT(duty),min / tCK(avg)min | tCK(avg) |

### NOTE:

2) tJIT(duty),min is a negative value.



<sup>1)</sup> tCK(avg),min is expressed as ps for this table.

### 16.2 Period Clock Jitter

LPDDR2 devices can tolerate some clock period jitter without core timing parameter de-rating. This section describes device timing requirements in the presence of clock period jitter (tJIT(per)) in excess of the values found in Table 47, LPDDR2 AC Timing Table and how to determine cycle time de-rating and clock cycle de-rating.

### 16.2.1 Clock period jitter effects on core timing parameters

(tRCD, tRP, tRTP, tWR, tWRA, tWTR, tRC, tRAS, tRRD, tFAW)

Core timing parameters extend across multiple clock cycles. Period clock jitter will impact these parameters when measured in numbers of clock cycles. When the device is operated with clock jitter within the specification limits, the LPDDR2 device is characterized and verified to support tnPARAM = RU{tPARAM / tCK(avg)}.

When the device is operated with clock jitter outside specification limits, the number of clocks or tCK(avg) may need to be increased based on the values for each core timing parameter.

#### NOTE:

1) tFAW is only applied in devices with 8 banks.

### 16.2.1.1 Cycle time de-rating for core timing parameters

For a given number of clocks (tnPARAM), for each core timing parameter, average clock period (tCK(avg)) and actual cumulative period error (tERR(tnPARAM),act) in excess of the allowed cumulative period error (tERR(tnPARAM),allowed), the equation below calculates the amount of cycle time de-rating (in ns) required if the equation results in a positive value for a core timing parameter (tCORE).

$$Cycle Time Derating = MAX \left\{ \left( \frac{tPARAM + tERR(tnPARAM), act - tERR(tnPARAM), allowed}{tnPARAM} - tCK(avg) \right), 0 \right\}$$

A cycle time derating analysis should be conducted for each core timing parameter. The amount of cycle time derating required is the maximum of the cycle time de-ratings determined for each individual core timing parameter.

### 16.2.1.2 Clock Cycle de-rating for core timing parameters

For a given number of clocks (tnPARAM) for each core timing parameter, clock cycle de-rating should be specified with amount of period jitter (tJIT(per)). For a given number of clocks (tnPARAM), for each core timing parameter, average clock period (tCK(avg)) and actual cumulative period error (tERR(tnPARAM),act) in excess of the allowed cumulative period error (tERR(tnPARAM),allowed), the equation below calculates the clock cycle derating (in clocks) required if the equation results in a positive value for a core timing parameter (tCORE).

$$ClockCycleDerating = RU \left\{ \frac{tPARAM + tERR(tnPARAM), act - tERR(tnPARAM), allowed}{tCK(avg)} \right\} - tnPARAM$$

A clock cycle de-rating analysis should be conducted for each core timing parameter.

### 16.2.2 Clock jitter effects on Command/Address timing parameters

(tIS, tIH, tISCKE, tIHCKE, tISb, tIHb, tISCKEb, tIHCKEb)

These parameters are measured from a command/address signal (CKE, CS, CA0 - CA9) transition edge to its respective clock signal (CK/CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per)), as the setup and hold are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values shall be met.



### 16.2.3 Clock jitter effects on Read timing parameters

### 16.2.3.1 tRPRE

When the device is operated with input clock jitter, tRPRE needs to be de-rated by the actual period jitter (tJIT(per),act,max) of the input clock in excess of the allowed period jitter (tJIT(per),allowed,max). Output de-ratings are relative to the input clock.

$$tRPRE(min, derated) = 0.9 - \left(\frac{tJIT(per), act, max - tJIT(per), allowed, max}{tCK(avg)}\right)$$

For example

if the measured jitter into a LPDDR2-800 device has tCK(avg) = 2500 ps, tJIT(per),act,min = -172 ps and tJIT(per),act,max= + 193 ps, then tRPRE.min,derated = 0.9 - (tJIT(per),act,max - tJIT(per),allowed,max)/tCK(avg) = 0.9 - (193 - 100)/2500= .8628 tCK(avg)

### 16.2.3.2 tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS)

These parameters are measured from a specific clock edge to a data signal (DMn, DQm.: n=0,1,2,3. m=0 -31) transition and will be met with respect to that clock edge. Therefore, they are not affected by the amount of clock jitter applied (i.e. tJIT(per).

### 16.2.3.3 tQSH, tQSL

These parameters are affected by duty cycle jitter which is represented by tCH(abs)min and tCL(abs)min. Therefore tQSH(abs)min and tQSL(abs)min can be specified with tCH(abs)min and tCL(abs)min.

tQSH(abs)min = tCH(abs)min - 0.05

tQSL(abs)min = tCL(abs)min - 0.05

These parameters determine absolute Data-Valid window at the LPDDR2 device pin.

Absolute min data-valid window @LPDDR2 device pin =

min { (tQSH(abs)min \* tCK(avg)min - tDQSQmax - tQHSmax), (tQSL(abs)min \* tCK(avg)min - tDQSQmax - tQHSmax) }

This minimum data-valid window shall be met at the target frequency regardless of clock jitter.

### 16.2.3.4 tRPST

tRPST is affected by duty cycle jitter which is represented by tCL(abs). Therefore tRPST(abs)min can be specified by tCL(abs)min. tRPST(abs)min = tCL(abs)min - 0.05 = tQSL(abs)min

## 16.2.4 Clock jitter effects on Write timing parameters

### 16.2.4.1 tDS, tDH

These parameters are measured from a data signal (DMn, DQm.: n=0,1,2,3. m=0 -31) transition edge to its respective data strobe signal (DQSn, DQSn: n=0,1,2,3) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per), as the setup and hold are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values shall be met.

### 16.2.4.2 tDSS, tDSH

These parameters are measured from a data strobe signal (DQSx, DQSx) crossing to its respective clock signal (CK/CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per)), as the setup and hold are relative to the clock signal crossing that latches the command/ address. Regardless of clock jitter values, these values shall be met.



### 16.2.4.3 tDQSS

This parameter is measured from a data strobe signal (DQSx, DQSx) crossing to the subsequent clock signal (CK/CK) crossing. When the device is operated with input clock jitter, this parameter needs to be de-rated by the actual period jitter tJIT(per), act of the input clock in excess of the allowed period jitter tJIT(per),allowed.

$$tDQSS(min, derated) = 0.75 - \frac{tJIT(per), act, min - tJIT(per), allowed, min}{tCK(avg)}$$

$$tDQSS(max, derated) = 1.25 - \frac{tJIT(per), act, max - tJIT(per), allowed, max}{tCK(avg)}$$

For example,

 $if the \ measured \ jitter \ into \ a \ LPDDR2-800 \ device \ has \ tCK(avg) = 2500 \ ps, \ tJIT(per), act, min = -172 \ ps \ and \ tJIT(per), act, max = +193 \ ps, \ then$ tDQSS,(min,derated) = 0.75 - (tJIT(per),act,min - tJIT(per),allowed,min)/tCK(avg) = 0.75 - (-172 + 100)/2500 = .7788 tCK(avg)

tDQSS,(max,derated) = 1.25 - (tJIT(per),act,max - tJIT(per),allowed,max)/tCK(avg) = 1.25 - (193 - 100)/2500 = 1.2128 tCK(avg)

# 16.3 LPDDR2-S4 Refresh Requirement per Device Density

[Table 46] LPDDR2-S4 Refresh Requirement Parameters (per density)

| Parameter                                            |         | Symbol                          | 4 Gb   | Unit |
|------------------------------------------------------|---------|---------------------------------|--------|------|
| Number of Banks                                      |         |                                 | 8      |      |
| Refresh Window<br>Tcase ≤ 85°C                       |         | t <sub>REFW</sub>               | 32     | ms   |
| Required number of REFRESH commands (min)            |         | R                               | 8,192  |      |
| average time<br>between REFRESH commands             | REFab   | t <sub>REFI</sub>               | 3.9    | us   |
| (for reference only) Tcase ≤ 85°C                    | REFpb   | t <sub>REFlipb</sub>            | 0.4875 | us   |
| Refresh Cycle time                                   | vivian. | en O † t <sub>RFCab</sub> † O D | 130 C  | ns   |
| Per Bank Refresh Cycle time                          |         | t <sub>RFCpb</sub>              | 60     | ns   |
| Burst Refresh Window<br>= 4 x 8 x t <sub>RFCab</sub> |         | t <sub>REFBW</sub>              | 4.16   | us   |



# 16.4 AC Timings

### [Table 47] LPDDR2 AC Timing Table

| Parameter                                                                       | Cyresh al                                        | min    | mir t               | LPD                                                                                                                                          | DR2                                  | 1126                                             |  |
|---------------------------------------------------------------------------------|--------------------------------------------------|--------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------|--|
|                                                                                 | Symbol                                           | max    | min t <sub>CK</sub> | 1066                                                                                                                                         | 800                                  | Unit                                             |  |
| Max. Frequency*4                                                                |                                                  | ~      |                     | 533                                                                                                                                          | 400                                  | MHz                                              |  |
|                                                                                 | Clock                                            | Timing |                     |                                                                                                                                              |                                      |                                                  |  |
| Average Clock Period                                                            |                                                  | min    |                     | 1.875                                                                                                                                        | 2.5                                  |                                                  |  |
|                                                                                 | t <sub>CK</sub> (avg)                            | max    |                     | 10                                                                                                                                           | 00                                   | ns                                               |  |
| Average bink got width                                                          | 4 ()                                             | min    |                     | 0.4                                                                                                                                          | 45                                   | t <sub>CK</sub> (avg                             |  |
| Average high pulse width                                                        | t <sub>CH</sub> (avg)                            | max    |                     | 0.8                                                                                                                                          | 0.55                                 |                                                  |  |
| A                                                                               | 4 ()                                             | min    |                     | 0.4                                                                                                                                          | 45                                   | <b>t</b> (0)(0                                   |  |
| Average low pulse width                                                         | t <sub>CL</sub> (avg)                            | max    |                     | 0.55                                                                                                                                         |                                      | t <sub>CK</sub> (avg                             |  |
| Absolute Clock Period                                                           | t <sub>CK</sub> (abs)                            | min    |                     | t <sub>CK</sub> (avg)min -/-                                                                                                                 | + <b>t</b> <sub>JIT</sub> (per), min | ps                                               |  |
| Absolute clock HIGH pulse width                                                 | t <sub>CH</sub> (abs),                           | min    |                     | 0.0                                                                                                                                          | 43                                   | 4 /                                              |  |
| (with allowed jitter)                                                           | allowed                                          | max    |                     | 0.57                                                                                                                                         |                                      | t <sub>CK</sub> (avg                             |  |
| Absolute clock LOW pulse width                                                  | t <sub>CL</sub> (abs),                           | min    |                     | 0.0                                                                                                                                          | 43                                   |                                                  |  |
| (with allowed jitter)                                                           | allowed                                          | max    |                     | 0.8                                                                                                                                          | 57                                   | t <sub>CK</sub> (avg                             |  |
| Clear Davied litter (with allowed litter)                                       | t <sub>JIT</sub> (per),                          | min    |                     | -90                                                                                                                                          | -100                                 |                                                  |  |
| Clock Period Jitter (with allowed jitter)                                       | allowed                                          | max    |                     | 90                                                                                                                                           | 100                                  | ps                                               |  |
| Maximum Clock Jitter between two consecutive clock cycles (with allowed jitter) | t <sub>JIT</sub> (cc),<br>allowed                | max    |                     | 180                                                                                                                                          | 200                                  | ps                                               |  |
|                                                                                 |                                                  |        |                     | min((t <sub>CH</sub> (abs),min                                                                                                               |                                      |                                                  |  |
|                                                                                 |                                                  | min    |                     | (t <sub>CL</sub> (abs),min - t <sub>CL</sub> (avg),min)) *                                                                                   |                                      | ps                                               |  |
| Duty cycle Jitter (with allowed jitter)                                         | t <sub>JIT</sub> (duty),                         |        |                     |                                                                                                                                              | t <sub>CK</sub> (avg)                |                                                  |  |
| Duty cycle cities (with all cities)                                             | allowed                                          | max    |                     | $\begin{aligned} & \max((t_{CH}(abs), max - t_{CH}(avg), max), \\ & (t_{CL}(abs), max - t_{CL}(avg), max)) * \\ & t_{CK}(avg) \end{aligned}$ |                                      | ps                                               |  |
|                                                                                 | t <sub>ERR</sub> (2per),<br>allowed              | min    |                     | -132                                                                                                                                         | -147                                 | ps                                               |  |
| Cumulative error across 2 cycles                                                |                                                  | max    | - top               | 132                                                                                                                                          | 147                                  |                                                  |  |
|                                                                                 | t <sub>ERR</sub> (3per),<br>allowed              | min    |                     | -157                                                                                                                                         | -175                                 | - ps                                             |  |
| Cumulative error across 3 cycles                                                |                                                  | max    |                     | 157                                                                                                                                          | 175                                  |                                                  |  |
|                                                                                 | t <sub>ERR</sub> (4per),<br>allowed              | min    |                     | -175                                                                                                                                         | -194                                 | - ps                                             |  |
| Cumulative error across 4 cycles                                                |                                                  | max    |                     | 175                                                                                                                                          | 194                                  |                                                  |  |
|                                                                                 | t(5per)                                          | min    |                     | -188                                                                                                                                         | -209                                 | - ps                                             |  |
| Cumulative error across 5 cycles                                                | t <sub>ERR</sub> (5per) <sub>,</sub><br>allowed  | max    |                     | 188                                                                                                                                          | 209                                  |                                                  |  |
|                                                                                 |                                                  | min    |                     | -200                                                                                                                                         | -222                                 |                                                  |  |
| Cumulative error across 6 cycles                                                | t <sub>ERR</sub> (6per) <sub>,</sub><br>allowed  | max    |                     | 200                                                                                                                                          | 222                                  | ps                                               |  |
|                                                                                 | t (7nor)                                         | min    |                     | -209                                                                                                                                         | -232                                 | <del>                                     </del> |  |
| Cumulative error across 7 cycles                                                | t <sub>ERR</sub> (7per) <sub>,</sub><br>allowed  | max    |                     | 209                                                                                                                                          | 232                                  | ps                                               |  |
| Cumulative error across 8 cycles                                                |                                                  | min    |                     | -217                                                                                                                                         | -241                                 | - ps                                             |  |
|                                                                                 | t <sub>ERR</sub> (8per) <sub>,</sub><br>allowed  | max    |                     | 217                                                                                                                                          | 241                                  |                                                  |  |
| Cumulative error across 9 cycles                                                |                                                  | min    |                     | -224                                                                                                                                         | -249                                 | ps                                               |  |
|                                                                                 | t <sub>ERR</sub> (9per) <sub>,</sub><br>allowed  |        |                     | 224                                                                                                                                          | 249                                  |                                                  |  |
| Cumulative error across 10 cycles                                               |                                                  | max    |                     |                                                                                                                                              |                                      | - ps                                             |  |
|                                                                                 | t <sub>ERR</sub> (10per) <sub>,</sub><br>allowed | min    |                     | -231                                                                                                                                         | -257                                 |                                                  |  |
|                                                                                 |                                                  | max    |                     | 231                                                                                                                                          | 257                                  |                                                  |  |
| Cumulative error across 11 cycles                                               | t <sub>ERR</sub> (11per),                        | min    |                     | -237                                                                                                                                         | -263                                 | ps                                               |  |
| -                                                                               | allowed                                          | max    |                     | 237                                                                                                                                          | 263                                  | -                                                |  |
| Cumulative error across 12 cycles                                               | t <sub>ERR</sub> (12per),                        | min    |                     | -242                                                                                                                                         | -269                                 | ps                                               |  |
|                                                                                 | allowed                                          | max    |                     | 242                                                                                                                                          | 269                                  | F                                                |  |



|                                                 |                                                 | min                    |                     | LPDDR2                                                                                                                                  |            |                       |
|-------------------------------------------------|-------------------------------------------------|------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|
| Parameter                                       | Symbol                                          | max                    | min t <sub>CK</sub> | 1066 800                                                                                                                                |            | Unit                  |
| Cumulative error across n = 13, 14 49, 50       | t <sub>ERR</sub> (nper) <sub>,</sub><br>allowed | min                    |                     | tERR(nper),allowed,min = (1 + 0.68ln(n)) * tJIT(per), allowed, min  tERR(nper),allowed, max = (1 + 0.68ln(n)) * tJIT(per), allowed, max |            | - ps                  |
| cycles                                          |                                                 | max                    |                     |                                                                                                                                         |            |                       |
|                                                 | ZQ Calibratio                                   | n Paramete             | rs                  |                                                                                                                                         |            |                       |
| Initialization Calibration Time*14              | t <sub>ZQINIT</sub>                             | min                    |                     |                                                                                                                                         |            | us                    |
| Full Calibration Time*14                        | tzQCL                                           | min                    | 6                   | 360                                                                                                                                     |            | ns                    |
| Short Calibration Time*14                       | t <sub>ZQCS</sub>                               | min                    | 6                   | 90                                                                                                                                      |            | ns                    |
| Calibration Reset Time*14                       | t <sub>ZQRESET</sub>                            | min                    | 3                   | 50                                                                                                                                      |            | ns                    |
|                                                 | Read Para                                       | ameters*11             |                     |                                                                                                                                         |            |                       |
| DQS output access time from CK/CK#              | t <sub>DQSCK</sub>                              | min                    |                     | 2500<br>5500                                                                                                                            |            | ps                    |
| ·                                               | DQSCK                                           | max                    |                     |                                                                                                                                         |            |                       |
| DQSCK Delta Short*15                            | t <sub>DQSCKDS</sub>                            | max                    |                     | 330                                                                                                                                     | 450        | ps                    |
| DQSCK Delta Medium*16                           | $t_{DQSCKDM}$                                   | max                    |                     | 680                                                                                                                                     | 900        | ps                    |
| DQSCK Delta Long*17                             | t <sub>DQSCKDL</sub>                            | max                    |                     | 920                                                                                                                                     | 1200       | ps                    |
| DQS - DQ skew                                   | t <sub>DQSQ</sub>                               | max                    |                     | 200                                                                                                                                     | 240        | ps                    |
| Data hold skew factor                           | t <sub>QHS</sub>                                | max                    |                     | 230                                                                                                                                     | 280        | ps                    |
| DQS Output High Pulse Width                     | t <sub>QSH</sub>                                | min                    |                     | t <sub>CH</sub> (abs                                                                                                                    | ) - 0.05   | t <sub>CK</sub> (avo  |
| DQS Output Low Pulse Width                      | t <sub>QSL</sub>                                | min                    |                     | t <sub>CL</sub> (abs) - 0.05                                                                                                            |            | t <sub>CK</sub> (avç  |
| Data Half Period                                | t <sub>QHP</sub>                                | min                    |                     | min(t <sub>QSH</sub> , t <sub>QSL</sub> )                                                                                               |            | t <sub>CK</sub> (avç  |
| DQ / DQS output hold time from DQS              | $t_{QH}$                                        | min                    |                     | t <sub>QHP</sub> - t <sub>QHS</sub>                                                                                                     |            | ps                    |
| Read preamble*11,*12                            | t <sub>RPRE</sub>                               | min                    |                     | 0.9                                                                                                                                     |            | t <sub>CK</sub> (avg  |
| Read postamble*11,*13                           | t <sub>RPST</sub>                               | min                    |                     | t <sub>CL</sub> (abs) - 0.05                                                                                                            |            | t <sub>CK</sub> (avç  |
| DQS low-Z from clock*11                         | t <sub>LZ(DQS)</sub>                            | min                    | 4                   | t <sub>DQSCK(MIN)</sub> - 300                                                                                                           |            | ps                    |
| DQ low-Z from clock*11                          | t <sub>LZ(DQ)</sub>                             | min                    | - top               | t <sub>DQSCK(MIN)</sub> = (1.4 * t <sub>QHS(MAX)</sub> )                                                                                |            | ps                    |
| DQS high-Z from clock*11                        | t <sub>HZ(DQS)</sub>                            | max                    |                     | t <sub>DQSCK(MAX)</sub> - 100                                                                                                           |            | ps                    |
| DQ high-Z from clock*11                         | t <sub>HZ(DQ)</sub>                             | max                    |                     | t <sub>DQSCK(MAX)</sub> + (1.4 * t <sub>DQSQ(MAX)</sub> )                                                                               |            | ps                    |
|                                                 | Write Para                                      | ameters <sup>*11</sup> |                     |                                                                                                                                         | (iii ii i) |                       |
| DQ and DM input hold time (Vref based)          | t <sub>DH</sub>                                 | min                    |                     | 210                                                                                                                                     | 270        | ps                    |
| DQ and DM input setup time (Vref based)         | t <sub>DS</sub>                                 | min                    |                     | 210                                                                                                                                     | 270        | ps                    |
| DQ and DM input pulse width                     | t <sub>DIPW</sub>                               | min                    |                     | 0.:                                                                                                                                     |            | t <sub>CK</sub> (av   |
| · · ·                                           |                                                 | min                    |                     | 0.75<br>1.25                                                                                                                            |            | t <sub>CK</sub> (avg) |
| Write command to 1st DQS latching transition    | t <sub>DQSS</sub>                               | max                    |                     |                                                                                                                                         |            |                       |
| DQS input high-level width                      | t <sub>DQSH</sub>                               | min                    |                     | 0.4                                                                                                                                     |            | t <sub>CK</sub> (avo  |
| DQS input low-level width                       | t <sub>DQSL</sub>                               | min                    |                     | 0.4                                                                                                                                     |            | t <sub>CK</sub> (avç  |
| DQS falling edge to CK setup time               | t <sub>DSS</sub>                                | min                    |                     | 0.2                                                                                                                                     |            | t <sub>CK</sub> (avç  |
| DQS falling edge hold time from CK              | t <sub>DSH</sub>                                | min                    |                     | 0.2                                                                                                                                     |            | t <sub>CK</sub> (avç  |
| Write postamble                                 | t <sub>WPST</sub>                               | min                    |                     | 0.4                                                                                                                                     |            | t <sub>CK</sub> (avg  |
| Write preamble                                  | t <sub>WPRE</sub>                               | min                    |                     | 0.35                                                                                                                                    |            | t <sub>CK</sub> (avg  |
|                                                 | CKE Input                                       | Parameters             |                     |                                                                                                                                         |            |                       |
| CKE min. pulse width (high and low pulse width) | t <sub>CKE</sub>                                | min                    | 3                   | 3                                                                                                                                       |            | t <sub>CK</sub> (avg  |
| CKE input setup time                            | t <sub>ISCKE</sub> *2                           | min                    |                     | 0.3                                                                                                                                     | 25         | t <sub>CK</sub> (avg  |
|                                                 |                                                 |                        |                     |                                                                                                                                         |            |                       |



| Parameter                                                                      | Symbol                          | min<br>max   | min t <sub>CK</sub>     | LPDDR2                                                                                                                                     |     | Uni                |
|--------------------------------------------------------------------------------|---------------------------------|--------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|
|                                                                                |                                 |              |                         | 1066                                                                                                                                       | 800 | On                 |
| Address and control input setup time (Vref based)                              | t <sub>IS</sub> *1              | min          |                         | 220                                                                                                                                        | 290 | ps                 |
| Address and control input hold time (Vref based)                               | t <sub>IH</sub> *1              | min          |                         | 220                                                                                                                                        | 290 | ps                 |
| Address and control input pulse width                                          | t <sub>IPW</sub>                | min          |                         | 0.40                                                                                                                                       |     | t <sub>CK</sub> (a |
| В                                                                              | oot Parameters (1               | 0 MHz - 55 N | /IHz)* <sup>5,7,8</sup> |                                                                                                                                            |     |                    |
| Clock Cycle Time                                                               | t <sub>CKb</sub>                | max          | _                       | 100                                                                                                                                        |     | ns                 |
| Clock Cycle Time                                                               | -CKB                            | min          |                         | 1                                                                                                                                          | 8   |                    |
| CKE Input Setup Time                                                           | t <sub>ISCKEb</sub>             | min          | -                       |                                                                                                                                            | .5  | ns                 |
| CKE Input Hold Time                                                            | t <sub>IHCKEb</sub>             | min          | -                       |                                                                                                                                            | .5  | ns                 |
| Address & Control Input Setup Time                                             | t <sub>ISb</sub>                | min          | -                       |                                                                                                                                            | 50  | ps                 |
| Address & Control Input Hold Time                                              | t <sub>IHb</sub>                | min          | -                       | 1150                                                                                                                                       |     | ps                 |
| DQS Output Data Access Time<br>from CK/CK#                                     | t <sub>DQSCKb</sub>             | min<br>max   | -                       | 2.0                                                                                                                                        |     | ns                 |
| Data Strobe Edge to<br>Output Data Edge t <sub>DQSQb</sub> - 1.2               | t <sub>DQSQb</sub>              | max          | -                       | 1.2                                                                                                                                        |     | ns                 |
| Data Hold Skew Factor                                                          | t <sub>QHSb</sub>               | max          | -                       | 1                                                                                                                                          | .2  | ns                 |
|                                                                                | Mode Regist                     | er Paramete  | rs                      |                                                                                                                                            |     | 1                  |
| MODE REGISTER Write command period                                             | t <sub>MRW</sub>                | min          | 5                       | 5                                                                                                                                          |     | t <sub>CK</sub> (a |
| Mode Register Read command period                                              | t <sub>MRR</sub>                | min          | 2                       | 2                                                                                                                                          |     | t <sub>CK</sub> (a |
|                                                                                | LPDDR2 SDRAM                    | Core Param   | eters <sup>*9</sup>     |                                                                                                                                            | T   | 1                  |
| Read Latency                                                                   | RL                              | min          | 3                       | 8                                                                                                                                          | 6   | t <sub>CK</sub> (a |
| Write Latency                                                                  | WL                              | min          | 1                       | 4                                                                                                                                          | 3   | t <sub>CK</sub> (a |
| ACTIVE to ACTIVE command period                                                | t <sub>RC</sub>                 | min          |                         | t <sub>RAS</sub> + t <sub>RPab</sub> (with all-bank Pre-<br>charge)<br>t <sub>RAS</sub> + t <sub>RPpb</sub> (with per-bank Pre-<br>charge) |     | ns                 |
| CKE min. pulse width during Self-Refresh (low pulse width during Self-Refresh) | t <sub>CKESR</sub>              | min          | - 1301                  | ) . COM . 15 K                                                                                                                             |     | ns                 |
| Self refresh exit to next valid command delay                                  | t <sub>XSR</sub>                | min          | 2                       | t <sub>RFCab</sub> + 10                                                                                                                    |     | ns                 |
| Exit power down to next valid command delay                                    | t <sub>XP</sub>                 | min          | 2                       | 7.5                                                                                                                                        |     | ns                 |
| LPDDR2-S4 CAS to CAS delay                                                     | t <sub>CCD</sub>                | min          | 2                       | 2                                                                                                                                          |     | t <sub>CK</sub> (a |
| Internal Read to Precharge command delay                                       | t <sub>RTP</sub>                | min          | 2                       | 7.5                                                                                                                                        |     | ns                 |
| RAS to CAS Delay                                                               | t <sub>RCD</sub>                | min          | 3                       | 18                                                                                                                                         |     | ns                 |
| Row Precharge Time<br>(single bank)                                            | t <sub>RPpb</sub>               | min          | 3                       | 18                                                                                                                                         |     | ns                 |
| Row Precharge Time<br>(all banks)                                              | t <sub>RPab</sub><br>4-bank     | min          | 3                       | 18                                                                                                                                         |     | ns                 |
| Row Precharge Time<br>(all banks)                                              | t <sub>RPab</sub><br>8-bank     | min          | 3                       | 21                                                                                                                                         |     | ns                 |
| Row Active Time                                                                | t <sub>RAS</sub>                | min<br>max   | 3 -                     | 42<br>70                                                                                                                                   |     | ns                 |
| Write Recovery Time                                                            | t <sub>WR</sub>                 | min          | 3                       | 15                                                                                                                                         |     | ns                 |
| Internal Write to Read<br>Command Delay                                        | t <sub>WTR</sub>                | min          | 2                       | 7.5                                                                                                                                        |     | ns                 |
| Active bank A to Active bank B                                                 | t <sub>RRD</sub>                | min          | 2                       | 10                                                                                                                                         |     | ns                 |
| Four Bank Activate Window                                                      | t <sub>FAW</sub>                | min          | 8                       | 50                                                                                                                                         |     | ns                 |
| Minimum Deep Power Down Time                                                   | t <sub>DPD</sub>                | min          |                         | 50                                                                                                                                         | 00  | us                 |
|                                                                                | LPDDR2 Tempe                    | rature De-R  | ating                   |                                                                                                                                            |     |                    |
| t <sub>DQSCK</sub> De-Rating                                                   | t <sub>DQSCK</sub><br>(Derated) | max          |                         | 6000                                                                                                                                       |     | ps                 |



| Parameter                                       | Symbol                        | min<br>max | min t <sub>CK</sub> | LPDDR2                  |     | Unit  |
|-------------------------------------------------|-------------------------------|------------|---------------------|-------------------------|-----|-------|
|                                                 |                               |            |                     | 1066                    | 800 | Offic |
| Core Timings Temperature De-Rating<br>for SDRAM | t <sub>RCD</sub><br>(Derated) | min        |                     | t <sub>RCD</sub> +      | ns  |       |
|                                                 | t <sub>RC</sub><br>(Derated)  | min        |                     | t <sub>RC</sub> +       | ns  |       |
|                                                 | t <sub>RAS</sub><br>(Derated) | min        |                     | t <sub>RAS</sub> +      | ns  |       |
|                                                 | t <sub>RP</sub><br>(Derated)  | min        |                     | t <sub>RP</sub> + 1.875 |     | ns    |
|                                                 | t <sub>RRD</sub><br>(Derated) | min        |                     | t <sub>RRD</sub> +      | ns  |       |

#### NOTE:

- 1) Input set-up/hold time for signal(CA0 ~ 9,  $\overline{CS}$ )
  2) CKE input setup time is measured from CKE reaching high/low voltage level to CK/CK crossing.
- 3) CKE input hold time is measured from CK/CK crossing to CKE reaching high/low voltage level.
- 4) Frequency values are for reference only. Clock cycle time (tCK) shall be used to determine device capabilities.
- 5) To guarantee device operation before the LPDDR2 device is configured a number of AC boot timing parameters are defined in the Table 47, LPDDR2 AC Timing Table. Boot parameter symbols have the letter b appended, e.g. tCK during boot is tCKb.
- 6) Frequency values are for reference only. Clock cycle time (tCK or tCKb) shall be used to determine device capabilities.

  7) The SDRAM will set some Mode register default values upon receiving a RESET (MRW) command as specified in Figure 6.2 Mode Register Definition.
- 8) The output skew parameters are measured with Ron default settings into the reference load.
- 9) The min tCK column applies only when tCK is greater than 6ns for LPDDR2-S4 devices. In this case, both min tCK values and analog timing (ns) shall be satisfied.
- 10) All AC timings assume an input slew rate of 1V/ns.
- 11) Read, Write, and Input Setup and Hold values are referenced to Vref.
- 12) For low-to-high and high-to-low transitions, the timing reference will be at the point when the signal crosses VTT. tHZ and tLZ transitions occur in the same access time (with respect to clock) as valid data transitions. These parameters are not referenced to a specific voltage level but to the time when the device output is no longer driving (for tRPST, tHZ(DQS) and tHZ(DQ)), or begins driving (for tRPRE, tLZ(DQS), tLZ(DQ)). Figure 15 shows a method to calculate the point when device is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent.



Figure 15. HSUL 12 Driver Output Reference Load for Timing and Slew Rate

The parameters tLZ(DQS), tLZ(DQ), tHZ(DQS), and tHZ(DQ) are defined as single-ended. The timing parameters tRPRE and tRPST are determined from the differential signal

- 13) Measured from the start driving of DQS DQS to the start driving the first rising strobe edge.
- 14) Measured from the start driving the last falling strobe edge to the stop driving DQS DQS.
- 15) tDQSCKDS is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a contiguous sequence of bursts within a 160ns rolling window. tDQSCKDS is not tested and is guaranteed by design. Temperature drift in the system is < 10C/s. Values do not include clock jitter.
- 16) tDQSCKDM is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a 1.6us rolling window. tDQSCKDM is not tested and is guaranteed by design. Temperature drift in the system is < 10C/s. Values do not include clock jitter.

  17) tDQSCKDL is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a 32ms rolling window. tDQSCKDL is not tested and
- is guaranteed by design. Temperature drift in the system is < 10C/s. Values do not include clock jitter.
- 18) tFAW is only applied in devices with 8 banks.



# 16.5 CA and $\overline{\text{CS}}$ Setup, Hold and Derating

For all input signals the total tIS (setup time) and tIH (hold time) required is calculated by adding the data sheet tIS(base) and tIH(base) value (see Table 47) to the  $\Delta$ tIS and  $\Delta$ tIH derating value (see Table 49 and Table 50) respectively.

Example: tIS (total setup time) = tIS(base) + ΔtIS

Setup (tIS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{Ref}(DC)$  and the first crossing of  $V_{IH}(AC)$ min. Setup (tIS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{Ref}(DC)$  and the first crossing of  $V_{IH}(AC)$ max. If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{Ref}(DC)$  to ac region', use nominal slew rate for derating value (see Figure 16). If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{Ref}(DC)$  to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see Figure 18).

Hold (tIH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of Vil(DC)max and the first crossing of  $V_{Ref}(DC)$ . Hold (tIH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of Vih(DC)min and the first crossing of  $V_{Ref}(DC)$ . If the actual signal is always later than the nominal slew rate line between shaded 'dc to  $V_{Ref}(DC)$  region', use nominal slew rate for derating value (see Figure 17). If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to  $V_{Ref}(DC)$  region', the slew rate of a tangent line to the actual signal from the dc level to  $V_{Ref}(DC)$  level is used for derating value (see Figure 19).

For a valid transition the input signal has to remain above/below V<sub>IH/IL</sub>(AC) for some time t<sub>VAC</sub> (see Table 50).

Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached  $V_{IH/IL}(AC)$  at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach  $V_{IH/IL}(AC)$ .

For slew rates in between the values listed in Table 49, the derating values may obtained by linear interpolation.

These values are typically not subject to production test. They are verified by design and characterization.

### [Table 48] CA and CS Setup and Hold Base-Values for 1V/ns

| unit [ps] | LPD  | LPDDR2 | reference                  |  |  |  |  |  |
|-----------|------|--------|----------------------------|--|--|--|--|--|
| unit [ps] | 1066 | 800    | Totalone                   |  |  |  |  |  |
| tIS(base) | 0    | 70     | VIH/L(ac)=VREF(dc)+/-220mV |  |  |  |  |  |
| tlH(base) | 90   | 160    | VIH/L(dc)=VREF(dc)+/-130mV |  |  |  |  |  |

#### NOTE:

vivian.lan@to-top.com.hk



<sup>1)</sup> ac/dc referenced for 1V/ns CA and  $\overline{\text{CS}}$  slew rate and 2V/ns differential CK- $\overline{\text{CK}}$  slew rate.

[Table 49] Derating values LPDDR2 tlS/tlH - ac/dc based AC220

|              |     |      |                                                                         |      |      | shold -> | S, ∆tlH de<br>V <sub>IH</sub> (AC)<br>V <sub>IH</sub> (DC) | =V <sub>Ref</sub> (D( | C) <del>+</del> 220m | iV, V <sub>IL</sub> (A | C)=V <sub>Ref</sub> |      |      |      |      |      |      |
|--------------|-----|------|-------------------------------------------------------------------------|------|------|----------|------------------------------------------------------------|-----------------------|----------------------|------------------------|---------------------|------|------|------|------|------|------|
|              |     |      | CK, CK Differential Slew Rate                                           |      |      |          |                                                            |                       |                      |                        |                     |      |      |      |      |      |      |
|              |     | 4.0  | 4.0 V/ns 3.0 V/ns 2.0 V/ns 1.8 V/ns 1.6 V/ns 1.4 V/ns 1.2 V/ns 1.0 V/ns |      |      |          |                                                            |                       |                      |                        |                     |      |      | V/ns |      |      |      |
|              |     | ∆tIS | ∆tlH                                                                    | ∆tIS | ∆tlH | ∆tIS     | ∆tIH                                                       | ∆tIS                  | ∆tlH                 | ∆tIS                   | ∆tIH                | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ∆tlH |
|              | 2.0 | 110  | 65                                                                      | 110  | 65   | 110      | 65                                                         |                       |                      |                        |                     |      |      |      |      |      |      |
|              | 1.5 | 74   | 43                                                                      | 73   | 43   | 73       | 43                                                         | 89                    | 59                   |                        |                     |      |      |      |      |      |      |
|              | 1.0 | 0    | 0                                                                       | 0    | 0    | 0        | 0                                                          | 16                    | 16                   | 32                     | 32                  |      |      |      |      |      |      |
| CA           | 0.9 |      |                                                                         | -3   | -5   | -3       | -5                                                         | 13                    | 11                   | 29                     | 27                  | 45   | 43   |      |      |      |      |
| Slew<br>rate | 0.8 |      |                                                                         |      |      | -8       | -13                                                        | 8                     | 3                    | 24                     | 19                  | 40   | 35   | 56   | 55   |      |      |
| V/ns         | 0.7 |      |                                                                         |      |      |          |                                                            | 2                     | -6                   | 18                     | 10                  | 34   | 26   | 50   | 46   | 66   | 78   |
|              | 0.6 |      |                                                                         |      |      |          |                                                            |                       |                      | 10                     | -3                  | 26   | 13   | 42   | 33   | 58   | 65   |
|              | 0.5 |      |                                                                         |      |      |          |                                                            |                       |                      |                        |                     | 4    | -4   | 20   | 16   | 36   | 48   |
|              | 0.4 |      |                                                                         |      |      |          |                                                            |                       |                      |                        |                     |      |      | -7   | 2    | 17   | 34   |

NOTE :

## [Table 50] Required time $t_{VAC}$ above $V_{IH}(AC)$ {below $V_{IL}(AC)$ } for valid transition

| Slew Rate [V/ns] | t <sub>VAC</sub> @ 2 | 20mV [ps] |
|------------------|----------------------|-----------|
|                  | min                  | max       |
| > 2.0            | 175                  | -         |
| 2.0              | 170                  |           |
| 1.5              | 167                  | -         |
| 1.0              | 163                  |           |
| 0.9 vivian lan@: | 0 - to 162 com       | hk -      |
| 0.8              | 161                  | -         |
| 0.7              | 159                  | -         |
| 0.6              | 155                  | -         |
| 0.5              | 150                  | -         |
| < 0.5            | 150                  | -         |



<sup>1)</sup> Cell contents shaded in red are defined as 'not supported'.



Figure 16. Illustration of nominal slew rate and  $t_{VAC}$  for setup time  $t_{IS}$  for CA and  $\overline{CS}$  with respect to clock.



$$\frac{\text{Hold Slew Rate}}{\text{Rising Signal}} = \frac{V_{\text{Ref}}(\text{DC}) - V_{\text{IL}}(\text{DC})\text{max}}{\Delta \text{TR}} \frac{\text{Hold Slew Rate}}{\text{Falling Signal}} = \frac{V_{\text{IH}}\left(\text{DC}\right)\text{min} - V_{\text{Ref}}(\text{DC})}{\Delta \text{TF}}$$

Figure 17. Illustration of nominal slew rate for hold time  $t_{IH}$  for CA and  $\overline{\text{CS}}$  with respect to clock





Figure 18. Illustration of tangent line for setup time  $t_{IS}$  for CA and  $\overline{CS}$  with respect to clock



Figure 19. Illustration of tangent line for hold time t<sub>IH</sub> for CA and CS with respect to clock

# 16.6 Data Setup, Hold and Slew Rate Derating

For all input signals the total tDS (setup time) and tDH (hold time) required is calculated by adding the data sheet tDS(base) and tDH(base) value (see Table 51) to the  $\Delta$ tDS and  $\Delta$ tDH (see Table 52 and Table 54) derating value respectively. Example: tDS (total setup time) = tDS(base) +  $\Delta$ tDS.

Setup (tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{Ref}(DC)$  and the first crossing of  $V_{IH}(AC)$ min. Setup (tDS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{Ref}(DC)$  and the first crossing of  $V_{IL}(AC)$ max (see Figure 20). If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{Ref}(DC)$  to ac region', use nominal slew rate for derating value. If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{Ref}(DC)$  to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see Figure 22).

Hold (tDH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{IL}(DC)$ max and the first crossing of  $V_{Ref}(DC)$ . Hold (tDH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{IH}(DC)$ min and the first crossing of  $V_{Ref}(DC)$  (see Figure 21). If the actual signal is always later than the nominal slew rate line between shaded 'dc level to  $V_{Ref}(DC)$  region', use nominal slew rate for derating value. If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to  $V_{Ref}(DC)$  region', the slew rate of a tangent line to the actual signal from the dc level to  $V_{Ref}(DC)$  level is used for derating value (see Figure 23).

For a valid transition the input signal has to remain above/below V<sub>IH/IL</sub>(AC) for some time t<sub>VAC</sub> (see Table 53).

Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached  $V_{IH/IL}(AC)$  at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach  $V_{IH/IL}(AC)$ .

For slew rates in between the values listed in the tables the derating values may obtained by linear interpolation.

These values are typically not subject to production test. They are verified by design and characterization

[Table 51] Data Setup and Hold Base-Values

| [ps]      | LPD  | DR2 | reference                  |
|-----------|------|-----|----------------------------|
| [ha]      | 1066 | 800 | reference                  |
| tDS(base) | -10  | 50  | VIH/L(ac)=VREF(dc)+/-220mV |
| tDH(base) | 80   | 140 | VIH/L(dc)=VREF(dc)+/-130mV |

#### NOTE:

1) ac/dc referenced for 1V/ns CA slew rate and 2V/ns differential DQS-DQS slew rate.





[Table 52] Derating values LPDDR2 tDS/tDH - ac/dc based AC220

|                 |     |      |                                                                         |      |      | shold -> | , ∆DH de<br>· V <sub>IH</sub> (AC):<br>· V <sub>IH</sub> (DC): | =V <sub>Ref</sub> (D( | C)+220m | ıV, V <sub>IL</sub> (A | C)=V <sub>Ref</sub> |      |      |      |      |      |      |
|-----------------|-----|------|-------------------------------------------------------------------------|------|------|----------|----------------------------------------------------------------|-----------------------|---------|------------------------|---------------------|------|------|------|------|------|------|
|                 |     |      | DQS, DQS Differential Slew Rate                                         |      |      |          |                                                                |                       |         |                        |                     |      |      |      |      |      |      |
|                 |     | 4.0  | 4.0 V/ns 3.0 V/ns 2.0 V/ns 1.8 V/ns 1.6 V/ns 1.4 V/ns 1.2 V/ns 1.0 V/ns |      |      |          |                                                                |                       |         |                        |                     |      |      | V/ns |      |      |      |
|                 |     | ∆tDS | ∆tDH                                                                    | ∆tDS | ∆tDH | ∆tDS     | ∆tDH                                                           | ∆tDS                  | ∆tDH    | ∆tDS                   | ∆tDH                | ∆tDS | ∆tDH | ∆tDS | ∆tDH | ∆tDS | ∆tDH |
|                 | 2.0 | 110  | 65                                                                      | 110  | 65   | 110      | 65                                                             | -                     | -       | -                      | -                   | -    | -    | -    | -    | -    | -    |
|                 | 1.5 | 74   | 43                                                                      | 73   | 43   | 73       | 43                                                             | 89                    | 59      | -                      | -                   | -    | -    | -    | -    | -    | -    |
|                 | 1.0 | 0    | 0                                                                       | 0    | 0    | 0        | 0                                                              | 16                    | 16      | 32                     | 32                  | -    | -    | -    | -    | -    | -    |
| DO Slave        | 0.9 | -    | -                                                                       | -3   | -5   | -3       | -5                                                             | 13                    | 11      | 29                     | 27                  | 45   | 43   | -    | -    | -    | -    |
| DQ Slew<br>rate | 0.8 | -    | -                                                                       | -    | -    | -8       | -13                                                            | 8                     | 3       | 24                     | 19                  | 40   | 35   | 56   | 55   | -    | -    |
| V/ns            | 0.7 | -    | -                                                                       | -    | -    | -        | -                                                              | 2                     | -6      | 18                     | 10                  | 34   | 26   | 50   | 46   | 66   | 78   |
|                 | 0.6 | -    | -                                                                       | -    | -    | -        | -                                                              | -                     | -       | 10                     | -3                  | 26   | 13   | 42   | 33   | 58   | 65   |
|                 | 0.5 | -    | -                                                                       | -    | -    | -        | -                                                              | -                     | -       | -                      | -                   | 4    | -4   | 20   | 16   | 36   | 48   |
|                 | 0.4 | _    | _                                                                       | _    | _    | _        | _                                                              | -                     | _       | _                      | _                   | _    | _    | -7   | 2    | 17   | 34   |

## [Table 53] Required time $t_{VAC}$ above $V_{IH}(AC)$ {below $V_{IL}(AC)\}$ for valid transition

| Slew Rate [V/ns] | t <sub>VAC</sub> @ 2 | 220mV [ps] |
|------------------|----------------------|------------|
|                  | min                  | max        |
| > 2.0            | 175                  | -          |
| 2.0              | 170                  | -          |
| 1.5              | 167                  |            |
| 1.0              | 163                  | -          |
| 0.9              | 162                  | -          |
| 0.8 VIVIAII - 16 | an elo 161100.00     | m.nk -     |
| 0.7              | 159                  | -          |
| 0.6              | 155                  | -          |
| 0.5              | 150                  | -          |
| < 0.5            | 150                  | -          |



NOTE:

1) Cell contents shaded in red are defined as 'not supported'.



Figure 20. Illustration of nominal slew rate and  $t_{\text{VAC}}$  for setup time  $t_{\text{DS}}$  for DQ with respect to strobe

Falling Signal



 $\frac{\text{Hold Slew Rate}}{\text{Rising Signal}} = \frac{V_{\text{Ref}}(\text{DC}) - V_{\text{IL}}(\text{DC})\text{max}}{\Delta \text{TR}} \quad \frac{\text{Hold Slew Rate}}{\text{Falling Signal}} = \frac{V_{\text{IH}}(\text{DC})\text{min} - V_{\text{Ref}}(\text{DC})}{\Delta \text{TF}}$ 

Figure 21. Illustration of nominal slew rate for hold time  $t_{\mathrm{DH}}$  for DQ with respect to strobe





Figure 22. Illustration of tangent line for setup time  $t_{\text{DS}}$  for DQ with respect to strobe



Figure 23. Illustration of tangent line for hold time  $t_{\text{DH}}$  for DQ with respect to strobe



CH.B 8Gb DDP LPDDR2-S4 SDRAM (256M x32)



## LPDDR2-S4 SDRAM SPECIFICATION

 $8G = 128M \times 32 + 128M \times 32, 2/CS, 2CKE$ 

# 1.0 KEY FEATURE

- Double-data rate architecture; two data transfers per clock cycle
- Bidirectional data strobes (DQS, DQS), These are transmitted/received with data to be used in capturing data at the receiver
- Differential clock inputs (CK and CK)
- Differential data strobes (DQS and DQS)
- · Commands & addresses entered on both positive and negative CK edges; data and data mask referenced to both edges of DQS
- 8 internal banks for concurrent operation
- · Data mask (DM) for write data
- Burst Length: 4 (default), 8 or 16
- Burst Type: Sequential or Interleave
- Read & Write latency: Refer to Table 47 LPDDR2 AC Timing Table
- Auto Precharge option for each burst access
- · Configurable Drive Strength
- · Auto Refresh and Self Refresh Modes
- Partial Array Self Refresh and Temperature Compensated Self Refresh
- Deep Power Down Mode
- HSUL\_12 compatible inputs
- VDD1/VDD2/VDDQ/VDDCA
  - : 1.8V/1.2V/1.2V/1.2V
- No DLL : CK to DQS is not synchronized
- · Edge aligned data output, center aligned data input
- · Auto refresh duty cycle: 3.9us
- 2/CS, 2CKE

# 2.0 ORDERING INFORMATION

| Part No.        | Org.           | Temperature | Max Frequency          | Interface |
|-----------------|----------------|-------------|------------------------|-----------|
| K4P8G304EB-*GC1 | x32            | Tc=-25~85'C | 800Mbps (tCK=2.50ns)   | HSUL 12   |
| K4P8G304EB-*GC2 | X32 .<br>\/ \/ | an an 0 t   | 1066Mbps (tCK=1.875ns) | H30L_12   |

1) K4P8G304**E**B-% : VDD1=1.8V. VDD2=1.2V. VDDQ=1.2V. VDDCA=1.2V



# 3.0 LPDDR2 SDRAM ADDRESSING

### [Table 1] LPDDR2 SDRAM Addressing

|     | Items                                | 4Gb     |
|-----|--------------------------------------|---------|
|     | Device Type                          | S4      |
|     | Number of Banks                      | 8       |
|     | Bank Addresses                       | BA0-BA2 |
|     | t <sub>REFI</sub> (us) <sup>*2</sup> | 3.9     |
| x16 | Row Addresses                        | R0-R13  |
|     | Column Addresses*1                   | C0-C10  |
| x32 | Row Addresses                        | R0-R13  |
|     | Column Addresses*1                   | C0-C9   |

#### NOTE:

- 1) The least-significant column address C0 is not transmitted on the CA bus, and is implied to be zero.
- 2) t<sub>REFI</sub> values for all bank refresh is Tc = -25~85°C, Tc means Operating Case Temperature
- 3) Row and Column Address values on the CA bus that are not used are "don't care."



vivian.lan@to-top.com.hk



# 4.0 FUNCTIONAL BLOCK DIAGRAM





# 5.0 INPUT/OUTPUT FUNCTIONAL DESCRIPTION

### Table 21 Pin Definition and Description

| Name                                                                       | Type   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK, CK                                                                     | Input  | Clock: CK and $\overline{CK}$ are differential clock inputs. All Double Data Rate (DDR) CA inputs are sampled on both positive and negative edge of CK. Single Data Rate (SDR) inputs, $\overline{CS}$ and CKE, are sampled at the positive Clock edge. Clock is defined as the differential pair, CK and $\overline{CK}$ . The positive Clock edge is defined by the cross point of a rising CK and a falling $\overline{CK}$ . The negative Clock edge is defined by the cross point of a falling $\overline{CK}$ and a rising $\overline{CK}$ .                                                                                                                                        |
| CKE                                                                        | Input  | Clock Enable: CKE HIGH activates and CKE LOW deactivates internal clock signals and therefore device input buffers and output drivers. Power savings modes are entered and exited through CKE transitions.  CKE is considered part of the command code. See Command truth table on page 102 for command code descriptions.  CKE is sampled at the positive Clock edge.                                                                                                                                                                                                                                                                                                                    |
| cs                                                                         | Input  | Chip Select: $\overline{\text{CS}}$ is considered part of the command code. See Command truth table on page 102 for command code descriptions. $\overline{\text{CS}}$ is sampled at the positive Clock edge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CA0 - CA9                                                                  | Input  | DDR Command/Address Inputs: Uni-directional command/address bus inputs.  CA is considered part of the command code. See Command truth table on page 102 for command code descriptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DQ0 - DQ15<br>(x16)<br>DQ0 - DQ31<br>(x32)                                 | I/O    | Data Inputs/Outputs: Bi-directional data bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DQS0 - DQS1<br>DQS0 - DQS1<br>(x16)<br>DQS0 - DQS3<br>DQS0 - DQS3<br>(x32) | I/O    | Data Strobes (Bi-directional, Differential): The data strobe is bi-directional (used for read and write data) and Differential (DQS and DQS). It is output with read data and input with write data. DQS is edge-aligned to read data and centered with write data.  For x16, DQS0 and DQS0 correspond to the data on DQ0 - DQ7, DQS1 and DQS1 to the data on DQ8 - DQ15.  For x32, DQS0 and DQS0 correspond to the data on DQ0 - DQ7, DQS1 and DQS1 to the data on DQ8 - DQ15, DQS2 and DQS2 to the data on DQ16 - DQ23, DQS3 and DQS3 to the data on DQ24 - DQ31.                                                                                                                       |
| DM0 - DM1<br>(x16)<br>DM0 - DM3<br>(x32)                                   | Input  | Input Data Mask: DM is the input mask signal for write data. Input data is masked when DM is sampled HIGH coinciden with that input data during a Write access. DM is sampled on both edges of DQS. Although DM is for input only, the DM loading shall match the DQ and DQS (or DQS).  For x16 devices, DM0 is the input data mask signal for the data on DQ0-7, DM1 is the input data mask signal for the data on DQ8-15.  For x32 devices, DM0 is the input data mask signal for the data on DQ0-7, DM1 is the input data mask signal for the data on DQ8-15, DM2 is the input data mask signal for the data on DQ16-23 and DM3 is the input data mask signal for the data on DQ24-31. |
| $V_{DD1}$                                                                  | Supply | Core Power Supply 1: Core power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $V_{\mathrm{DD2}}$                                                         | Supply | Core Power Supply 2: Core power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $V_{\rm DDCA}$                                                             | Supply | Input Receiver Power Supply: Power supply for CA0-9, CKE, CS, CK, and CK input buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $V_{DDQ}$                                                                  | Supply | I/O Power Supply: Power supply for Data input/output buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>Ref</sub> (CA)                                                      | Supply | Reference Voltage for CA Input Receiver: Reference voltage for all CA0-9, CKE, CS, CK, and $\overline{\text{CK}}$ input buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| V <sub>Ref</sub> (DQ)                                                      | Supply | Reference Voltage for DQ Input Receiver: Reference voltage for all Data input buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $V_{\rm SS}$                                                               | Supply | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>SSCA</sub>                                                          | Supply | Ground for Input Buffers (Receivers)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| $V_{SSQ}$                                                                  | Supply | I/O Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

NOTE:
1) Data includes DQ and DM.



# 6.0 FUNCTIONAL DESCRIPTION

This device contains the following number of bits:

8Gb has 4,294,967,296 bits + 4,294,967,296 bits

LPDDR2-S4 uses a double data rate architecture on the Command/Address (CA) bus to reduce the number of input pins in the system. The 10-bit CA bus contains command, address, and Bank information. Each command uses one clock cycle, during which command information is transferred on both the positive and negative edge of the clock.

LPDDR2-S4 uses a double data rate architecture on the DQ pins to achieve high speed operation. The double data rate architecture is essentially a 4n prefetch architecture with an interface designed to transfer two data bits per DQ every clock cycle at the I/O pins. A single read or write access for the LPDDR2-S4 effectively consists of a single 4n-bit wide, one clock cycle data transfer at the internal SDRAM core and four corresponding n-bit wide, onehalf-clock-cycle data transfers at the I/O pins.

Read and write accesses to the LPDDR2 are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence

For LPDDR2-S4 devices, accesses begin with the registration of an Activate command, which is then followed by a Read or Write command. The address and BA bits registered coincident with the Activate command are used to select the row and the Bank to be accessed. The address bits registered coincident with the Read or Write command are used to select the Bank and the starting column location for the burst access.

Prior to normal operation, the LPDDR2 must be initialized.





# 6.1 Simplified LPDDR2-S4 State Diagram

LPDDR2-SDRAM state diagram provides a simplified illustration of allowed state transitions and the related commands to control them. For a complete definition of the device behavior, the information provided by the state diagram should be integrated with the truth tables and timing specification.

The truth tables provide complementary information to the state diagram, they clarify the device behavior and the applied restrictions when considering the actual state of all the banks.

For the command definition, see datasheet of [Command Definition & Timing Diagram].



Figure 1. LPDDR2-S4: Simplified Bus Interface State Diagram

#### NOTE

1) For LPDDR2-SDRAM in the Idle state, all banks are precharged.



# 6.2 Mode Register Definition

## 6.2.1 Mode Register Assignment and Definition in LPDDR2 SDRAM

Table 3 shows the 16 common mode registers for LPDDR2 SDRAM and NVM. Table 4 shows only LPDDR2 SDRAM mode registers and Table 5 shows only LPDDR2 NVM mode registers. Additionally Table 6 shows RFU mode registers and Reset Command.

Each register is denoted as "R" if it can be read but not written, "W" if it can be written but not read, and "R/W" if it can be read and written.

Mode Register Read command shall be used to read a register. Mode Register Write command shall be used to write a register.

### (Table 31 Mode Register Assignment in LPDDR2 SDRAM (Common part)

| MR#   | MA<br><7:0>                      | Function         | Access | OP7                       | OP6        | OP5 | OP4     | OP3        | OP2     | OP1        | OP0 |  |  |  |  |
|-------|----------------------------------|------------------|--------|---------------------------|------------|-----|---------|------------|---------|------------|-----|--|--|--|--|
| 0     | 00 <sub>H</sub>                  | Device Info.     | R      |                           | (RFU)      |     | RZ      | ZQI        | (RFU)   | DI         | DAI |  |  |  |  |
| 1     | 01 <sub>H</sub>                  | Device Feature 1 | W      | n                         | WR (for Al | P)  | WC      | ВТ         |         | BL         |     |  |  |  |  |
| 2     | 02 <sub>H</sub>                  | Device Feature 2 | W      |                           | (RFU)      |     |         |            | RL & WL |            |     |  |  |  |  |
| 3     | 03 <sub>H</sub>                  | I/O Config-1     | W      |                           | (RI        | FU) |         |            | D       | S          |     |  |  |  |  |
| 4     | 04 <sub>H</sub>                  | Refresh Rate     | R      | TUF                       |            | (RI | =U)     |            | R       | efresh Rat | e   |  |  |  |  |
| 5     | 05 <sub>H</sub>                  | Basic Config-1   | R      |                           |            | LP  | DDR2 Ma | nufacturer | · ID    |            |     |  |  |  |  |
| 6     | 06 <sub>H</sub>                  | Basic Config-2   | R      |                           |            |     | Revisi  | on ID1     |         |            |     |  |  |  |  |
| 7     | 07 <sub>H</sub>                  | Basic Config-3   | R      |                           |            |     | Revisi  | on ID2     |         |            |     |  |  |  |  |
| 8     | 08 <sub>H</sub>                  | Basic Config-4   | R      | I/O v                     | vidth      |     | Der     | nsity      |         | Ту         | ре  |  |  |  |  |
| 9     | 09 <sub>H</sub>                  | Test Mode        | W      | Vendor-Specific Test Mode |            |     |         |            |         |            |     |  |  |  |  |
| 10    | 0A <sub>H</sub>                  | IO Calibration   | W      | Calibration Code          |            |     |         |            |         |            |     |  |  |  |  |
| 11:15 | 0B <sub>H</sub> ~0F <sub>H</sub> | (reserved)       |        |                           |            |     | (RI     | FU)        | (RFU)   |            |     |  |  |  |  |

## [Table 4] Mode Register Assignment in LPDDR2 SDRAM (SDRAM part)

| MR#   | MA<br><7:0>                      | Function VIV | Access | a PP7a    | t <sup>OP6</sup> – | t <sup>OP5</sup> | OP4   | OP3     | OP2 | OP1 | OP0 |  |
|-------|----------------------------------|--------------|--------|-----------|--------------------|------------------|-------|---------|-----|-----|-----|--|
| 16    | 10 <sub>H</sub>                  | PASR_Bank    | W      | Bank Mask |                    |                  |       |         |     |     |     |  |
| 17    | 11 <sub>H</sub>                  | PASR_Seg     | W      |           |                    |                  | Segme | nt Mask |     |     |     |  |
| 18-19 | 12 <sub>H</sub> -13 <sub>H</sub> | (Reserved)   |        |           |                    |                  | (RI   | FU)     |     |     |     |  |



### [Table 5] Mode Register Assignment in LPDDR2 SDRAM (NVM Part)

| MR#   | MA<br><7:0>                      | Function     | Access | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |
|-------|----------------------------------|--------------|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| 20:31 | 14 <sub>H</sub> ~1F <sub>H</sub> | (Do Not Use) |        |     |     |     |     |     |     |     |     |

#### [Table 6] Mode Register Assignment in LPDDR2 SDRAM (DQ Calibration and Reset Command)

| MR#     | MA<br><7:0>                                                       | Function                    | Access | OP7                                                  | OP6    | OP5        | OP4        | OP3         | OP2      | OP1     | OP0 |
|---------|-------------------------------------------------------------------|-----------------------------|--------|------------------------------------------------------|--------|------------|------------|-------------|----------|---------|-----|
| 32      | 20 <sub>H</sub>                                                   | DQ Calibration<br>Pattern A | R      |                                                      | See "D | Q Calibrat | ion" on Op | perations 8 | Timing D | iagram. |     |
| 33:39   | 21 <sub>H</sub> ~27 <sub>H</sub>                                  | (Do Not Use)                |        |                                                      |        |            |            |             |          |         |     |
| 40      | 28 <sub>H</sub>                                                   | DQ Calibration<br>Pattern B | R      | See "DQ Calibration" on Operations & Timing Diagram. |        |            |            |             |          |         |     |
| 41:47   | 29 <sub>H</sub> ~2F <sub>H</sub>                                  | (Do Not Use)                |        |                                                      |        |            |            |             |          |         |     |
| 48:62   | 30 <sub>H</sub> ~3E <sub>H</sub>                                  | (Reserved)                  |        | (RFU)                                                |        |            |            |             |          |         |     |
| 63      | 3F <sub>H</sub>                                                   | Reset                       | W      |                                                      |        |            | 2          | X           |          |         |     |
| 64:126  | 40 <sub>H</sub> ~7E <sub>H</sub>                                  | (Reserved)                  |        |                                                      |        |            | (R         | FU)         |          |         |     |
| 127     | 7F <sub>H</sub>                                                   | (Do Not Use)                |        |                                                      |        |            |            |             |          |         |     |
| 128:190 | 80 <sub>H</sub> ∼BE <sub>H</sub>                                  | (Reserved for Vendor Use)   |        | (RFU)                                                |        |            |            |             |          |         |     |
| 191     | BF <sub>H</sub>                                                   | (Do Not Use)                |        |                                                      |        |            |            |             |          |         |     |
| 192:254 | 92:254 C0 <sub>H</sub> ~FE <sub>H</sub> (Reserved for Vendor Use) |                             |        | (RFU)                                                |        |            |            |             |          |         |     |
| 255     | FF <sub>H</sub>                                                   | (Do Not Use)                |        |                                                      |        |            |            |             |          |         |     |

The following notes apply to Table 3 Mode Register Assignment in LPDDR2 SDRAM (Common part), Table 4 Mode Register Assignment in LPDDR2 SDRAM (SDRAM part), Table 5 Mode Register Assignment in LPDDR2 SDRAM (NVM Part), and Table 6 Mode Register Assignment in LPDDR2 SDRAM (DQ Calibration and Reset Command):

### NOTE:

1) RFU bits shall be set to '0' during Mode Register writes.
 2) RFU bits shall be read as '0' during Mode Register reads.
 3) All Mode Registers that are specified as RFU or write-only shall return undefined data when read and DQS, DQS shall be toggled.

4) All Mode Registers that are specified as RFU shall not be written.

5) Writes to read-only registers shall have no impact on the functionality of the device.



## MR0\_Device Information (MA<7:0> = $00_H$ ):

| OP7 | OP6   | OP5 | OP4 | OP3         | OP2   | OP1 | OP0 |
|-----|-------|-----|-----|-------------|-------|-----|-----|
|     | (RFU) |     | RZ  | <u>'</u> QI | (RFU) | DI  | DAI |

| DAI (Device Auto-Initialization Status)          | Read-only | OP<0>   | 0 <sub>B</sub> : DAI complete<br>1 <sub>B</sub> : DAI still in progress                                                                                                                                                                                                                                                     |
|--------------------------------------------------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DI (Device Information)                          | Read-only | OP<1>   | 0 <sub>B</sub> : S4 SDRAM<br>1 <sub>B</sub> : Do Not Use                                                                                                                                                                                                                                                                    |
| RZQI (Built in Self Test for RZQ Information) 1) | Read-only | OP4:OP3 | <ul> <li>00<sub>B</sub>: RZQ self test not supported</li> <li>01<sub>B</sub>: ZQ-pin may connect to VDDCA or float</li> <li>10<sub>B</sub>: ZQ-pin may short to GND</li> <li>11<sub>B</sub>: ZQ-pin self test completed, no error condition detected (ZQ-pin may not connect to VDDCA or float nor short to GND)</li> </ul> |

### NOTE:

- 1) RZQI will be set upon completion of the MRW ZQ Initialization Calibration command.
- 2) If ZQ is connected to VDDCA to set default calibration, OP[4:3] shall be set to 01. If ZQ is not connected to VDDCA, either OP[4:3] = 01 or OP[4:3] = 10 might indicate a ZQpin assembly error. It is recommended that the assembly error is corrected.
- 3) In the case of possible assembly error (either OP[4:3]=01 per Note 4), the LPDDR2 device will default to factory trim settings for RON, and will ignore ZQ calibration commands. In either case, the system may not function as intended.
- 4) In the case of the ZQ self-test returning a value of 11b, this result indicates that the device has detected a resistor connection to the ZQ pin. However, this result cannot be used to validate the ZQ resistor value or that the ZQ resistor tolerance meets the specified limits (i.e 240-ohm +/- 1%).

## MR1\_Device Feature 1 (MA<7:0> = $01_H$ ):

| OP7 | OP6          | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |
|-----|--------------|-----|-----|-----|-----|-----|-----|
| n   | nWR (for AP) |     |     | ВТ  |     | BL  |     |

| BL                | Write-only OP<2:0> |         | 010 <sub>B</sub> : BL4 (default) 011 <sub>B</sub> : BL8 100 <sub>B</sub> : BL16 All others: Reserved                                                                                 |
|-------------------|--------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BT <sup>1)</sup>  | Write-only         | OP<3>   | 0 <sub>B</sub> : Sequential (default) 1 <sub>B</sub> : Interleaved                                                                                                                   |
| WC                | Write-only         | OP<4>   | 0 <sub>B</sub> : Wrap (default) 1 <sub>B</sub> : No wrap (allowed for SDRAM BL4 only)                                                                                                |
| nWR <sup>2)</sup> | Write-only         | OP<7:5> | 001 <sub>B</sub> : nWR=3 (default) 010 <sub>B</sub> : nWR=4 011 <sub>B</sub> : nWR=5 100 <sub>B</sub> : nWR=6 101 <sub>B</sub> : nWR=7 110 <sub>B</sub> : nWR=8 All others: Reserved |

#### NOTE:

- 1) BL 16, interleaved is not an official combination to be supported.
- 2) Programmed value in nWR register is the number of clock cycles which determines when to start internal precharge operation for a write burst with AP enabled. It is deter-



[Table 7] Burst Sequence by BL, BT, and WC

| C3             | C2             | C1             | C0             | wc   | ВТ  | BL   |                       |     |     | Bu  | ırst C | ycle N | lumbe | r and  | Burst  | Addr | ess S | equer | ice |    |    |    |
|----------------|----------------|----------------|----------------|------|-----|------|-----------------------|-----|-----|-----|--------|--------|-------|--------|--------|------|-------|-------|-----|----|----|----|
| C3             | C2             | C1             | CU             | WC   | ВІ  | BL   | 1                     | 2   | 3   | 4   | 5      | 6      | 7     | 8      | 9      | 10   | 11    | 12    | 13  | 14 | 15 | 16 |
| Х              | Х              | 0 <b>B</b>     | 0 <b>B</b>     | wron | any |      | 0                     | 1   | 2   | 3   |        |        |       |        |        |      |       |       |     |    |    |    |
| Х              | Х              | 1 <sub>B</sub> | 0 <b>B</b>     | wrap | any | 4    | 2                     | 3   | 0   | 1   |        |        |       |        |        |      |       |       |     |    |    |    |
| Х              | Х              | Х              | 0 <b>B</b>     | nw   | any |      | у                     | y+1 | y+2 | y+3 |        |        |       |        |        |      |       |       |     |    |    |    |
| Х              | 0 <b>B</b>     | 0 <b>B</b>     | 0 <b>B</b>     |      |     |      | 0                     | 1   | 2   | 3   | 4      | 5      | 6     | 7      |        |      |       |       |     |    |    |    |
| Х              | 0 <b>B</b>     | 1 <sub>B</sub> | 0 <b>B</b>     |      | seq |      | 2                     | 3   | 4   | 5   | 6      | 7      | 0     | 1      |        |      |       |       |     |    |    |    |
| Х              | 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     |      |     |      | 4                     | 5   | 6   | 7   | 0      | 1      | 2     | 3      |        |      |       |       |     |    |    |    |
| Х              | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     |      |     | 8    | 6                     | 7   | 0   | 1   | 2      | 3      | 4     | 5      |        |      |       |       |     |    |    |    |
| Х              | 0 <b>B</b>     | 0 <b>B</b>     | 0 <sub>B</sub> | wrap |     | 0    | 0                     | 1   | 2   | 3   | 4      | 5      | 6     | 7      |        |      |       |       |     |    |    |    |
| Х              | 0 <b>B</b>     | 1 <sub>B</sub> | 0 <sub>B</sub> |      | int |      | 2                     | 3   | 0   | 1   | 6      | 7      | 4     | 5      |        |      |       |       |     |    |    |    |
| Х              | 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     |      |     |      | 4                     | 5   | 6   | 7   | 0      | 1      | 2     | 3      |        |      |       |       |     |    |    |    |
| Х              | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     |      |     |      | 6                     | 7   | 4   | 5   | 2      | 3      | 0     | 1      |        |      |       |       |     |    |    |    |
| Х              | Х              | Х              | 0 <sub>B</sub> | nw   | any |      |                       |     |     |     |        |        | illeg | al (no | t allo | wed) |       |       | •   |    |    |    |
| 0 <b>B</b>     | 0 <b>B</b>     | 0 <b>B</b>     | 0 <b>B</b>     |      |     |      | 0                     | 1   | 2   | 3   | 4      | 5      | 6     | 7      | 8      | 9    | Α     | В     | С   | D  | Е  | F  |
| 0 <b>B</b>     | 0 <b>B</b>     | 1 <sub>B</sub> | 0 <b>B</b>     |      |     |      | 2                     | 3   | 4   | 5   | 6      | 7      | 8     | 9      | Α      | В    | С     | D     | Е   | F  | 0  | 1  |
| 0 <b>B</b>     | 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     |      |     |      | 4                     | 5   | 6   | 7   | 8      | 9      | Α     | В      | С      | D    | Е     | F     | 0   | 1  | 2  | 3  |
| 0 <b>B</b>     | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> |      | 200 |      | 6                     | 7   | 8   | 9   | Α      | В      | С     | D      | Е      | F    | 0     | 1     | 2   | 3  | 4  | 5  |
| 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     | 0 <b>B</b>     | wrap | seq | 16   | 8                     | 9   | Α   | В   | С      | D      | Е     | F      | 0      | 1    | 2     | 3     | 4   | 5  | 6  | 7  |
| 1 <sub>B</sub> | 0 <b>B</b>     | 1 <sub>B</sub> | 0 <b>B</b>     |      |     | 10   | Α                     | В   | С   | D   | Е      | F      | 0     | 1      | 2      | 3    | 4     | 5     | 6   | 7  | 8  | 9  |
| 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     | 0 <b>B</b>     |      |     |      | С                     | D   | Е   | F   | 0      | 1      | 2     | 3      | 4      | 5    | 6     | 7     | 8   | 9  | Α  | В  |
| 1 <sub>B</sub> | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <b>B</b>     |      |     |      | Е                     | F   | 0   | 1   | 2      | 3      | 4     | 5      | 6      | 7    | 8     | 9     | Α   | В  | С  | D  |
| Х              | Х              | Х              | 0 <sub>B</sub> |      | int |      |                       |     | 7 [ |     |        |        | illeg | al (no | t allo | wed) |       |       |     |    |    |    |
| Х              | Х              | Х              | 0 <b>B</b>     | nw   | any | \/i\ | illegal (not allowed) |     |     |     |        |        |       |        |        |      |       |       |     |    |    |    |

- 1) C0 input is not present on CA bus. It is implied zero.
  2) For BL=4, the burst address represents C1 C0.
  3) For BL=8, the burst address represents C2 C0.

## [Table 8] LPDDR2-S4 Non Wrap Restrictions

| [iddic of _i                  | ····•              |  |  |  |  |  |  |  |  |
|-------------------------------|--------------------|--|--|--|--|--|--|--|--|
| 4Gb                           |                    |  |  |  |  |  |  |  |  |
| Not across full page boundary |                    |  |  |  |  |  |  |  |  |
| x16 7FE, 7FF, 000, 001        |                    |  |  |  |  |  |  |  |  |
| x32                           | 3FE, 3FF, 000, 001 |  |  |  |  |  |  |  |  |
| Not across sul                | page boundary      |  |  |  |  |  |  |  |  |
| x16 3FE, 3FF, 400, 401        |                    |  |  |  |  |  |  |  |  |
| x32                           | None               |  |  |  |  |  |  |  |  |

## NOTE:

1) Non-wrap BL=4 data-orders shown above are prohibited.



<sup>4)</sup> For BL=16, the burst address represents C3 - C0.
5) For no-wrap (nw), BL4, the burst shall not cross the page boundary and shall not cross sub-page boundary. The variable y may start at any address with C0 equal to 0 and may not start at any address in Table 8 below for the respective density and bus width combinations.

## MR2\_Device Feature 2 (MA<7:0> = $02_H$ ):

| OP7 | OP6 | OP5 | OP4 | OP3 | OP2  | OP1  | OP0 |
|-----|-----|-----|-----|-----|------|------|-----|
|     | (RF | -U) |     |     | RL 8 | k WL |     |

| RL & WL | Write-only | OP<3:0> | 0001 <sub>B</sub> : RL3 / WL1(default) 0010 <sub>B</sub> : RL4 / WL2 0011 <sub>B</sub> : RL5 / WL2 0100 <sub>B</sub> : RL6 / WL3 0101 <sub>B</sub> : RL7 / WL4 0110 <sub>B</sub> : RL8 / WL4 |
|---------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |            |         | All others: Reserved                                                                                                                                                                         |

# MR3\_I/O Configuration 1 (MA<7:0> = $03_H$ ):

| OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |
|-----|-----|-----|-----|-----|-----|-----|-----|
|     | (RF | -U) |     |     | D   | S   |     |

|    |            |         | 0000 <sub>B</sub> : Reserved                        |
|----|------------|---------|-----------------------------------------------------|
|    |            |         | <b>0001<sub>B</sub>:</b> 34.3-ohm typical           |
|    |            |         | <b>0010</b> <sub>B</sub> : 40-ohm typical (default) |
|    |            |         | <b>0011</b> <sub>B</sub> : 48-ohm typical           |
| DS | Write-only | OP<3:0> | 0100 <sub>B</sub> : 60-ohm typical                  |
|    |            |         | 0101 <sub>B</sub> : Reserved for 68.6-ohm typical   |
|    |            |         | 0110 <sub>B</sub> : 80-ohm typical                  |
|    |            |         | 0111 <sub>B</sub> : 120-ohm typical                 |
|    |            |         | All others: Reserved                                |



## $MR4_Device Temperature (MA<7:0> = 04_H)$

| OP7 | OP6 | OP5 | OP4 | OP3 | OP2  | OP1        | OP0  |
|-----|-----|-----|-----|-----|------|------------|------|
| TUF |     | (RI | =U) |     | SDRA | AM Refresh | Rate |

| SDRAM<br>Refresh Rate                  | Read-only | OP<2:0> | 000 <sub>B</sub> : SDRAM Low temperature operating limit exceeded 001 <sub>B</sub> : 4x t <sub>REFI</sub> , 4x t <sub>REFIpb</sub> , 4x t <sub>REFW</sub> 010 <sub>B</sub> : 2x t <sub>REFI</sub> , 2x t <sub>REFIpb</sub> , 2x t <sub>REFW</sub> 011 <sub>B</sub> : 1x t <sub>REFI</sub> , 1x t <sub>REFIpb</sub> , 1x t <sub>REFW</sub> (<=85'C) 100 <sub>B</sub> : Reserved 101 <sub>B</sub> : 0.25x t <sub>REFI</sub> , 0.25x t <sub>REFIpb</sub> , 0.25x t <sub>REFW</sub> , do not de-rate SDRAM AC timing 110 <sub>B</sub> : 0.25x t <sub>REFI</sub> , 0.25x t <sub>REFIpb</sub> , 0.25x t <sub>REFW</sub> , de-rate SDRAM AC timing 111 <sub>B</sub> : SDRAM High temperature operating limit exceeded |
|----------------------------------------|-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature<br>Update<br>Flag<br>(TUF) | Read-only | OP<7>   | <ul><li>0<sub>B</sub>: OP&lt;2:0&gt; value has not changed since last read of MR4.</li><li>1<sub>B</sub>: OP&lt;2:0&gt; value has changed since last read of MR4.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### NOTE:

- 1) A Mode Register Read from MR4 will reset OP7 to '0'.
- 2) OP7 is reset to '0' at power-up. OP[2:0] bits are undefined after power-up.
- 3) If OP2 equals '1', the device temperature is greater than 85°C.
  4) OP7 is set to '1' if OP2:OP0 has changed at any time since the last read of MR4.
- 5) LPDDR2 might not operate properly when  $OP[2:0] = 000_B$  or  $111_B$
- 6) For specified operating temperature range and maximum operating temperature refer to Table 17 Operating Temperature Range.
- 7) LPDDR2-S4 devices shall be de-rated by adding 1.875 ns to the following core timing parameters: tRCD, tRC, tRAS, tRP, and tRRD. tDQSCK shall be de-rated according to the tDQSCK de-rating in Table 47 LPDDR2 AC Timing Table. Prevailing clock frequency spec and related setup and hold timings shall remain unchanged.
- 8) See "Temperature Sensor" on [Command Definition & Timing Diagram] for information on the recommended frequency of reading MR4.

## MR5\_Basic Configuration 1 (MA $<7:0> = 05_H$ ):

| OP7 | OP6 | OP5   | OP4     | OP3        | OP2   | OP1  | OP0 |
|-----|-----|-------|---------|------------|-------|------|-----|
|     | VI  | Viail | DDR2 Ma | nufacturer | ID LO | 7.00 |     |

| LPDDR2 Manufacturer ID | Read-only | OP<7:0> | 0000 0000 <sub>B</sub> : Reserved 0000 0001 <sub>B</sub> : Samsung 0000 0010 <sub>B</sub> : Do Not Use 0000 0011 <sub>B</sub> : Do Not Use 0000 0100 <sub>B</sub> : Do Not Use 0000 0101 <sub>B</sub> : Do Not Use 0000 0110 <sub>B</sub> : Do Not Use 0000 0111 <sub>B</sub> : Do Not Use 0000 1000 <sub>B</sub> : Do Not Use 0000 1001 <sub>B</sub> : Do Not Use 0000 1001 <sub>B</sub> : Do Not Use 0000 1001 <sub>B</sub> : Do Not Use 0000 1011 <sub>B</sub> : Do Not Use 0000 1101 <sub>B</sub> : Do Not Use 0000 1111 <sub>B</sub> : Do Not Use 0000 1111 <sub>B</sub> : Do Not Use 0000 1110 <sub>B</sub> : Do Not Use 1111 1110 <sub>B</sub> : Do Not Use |
|------------------------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------------------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|



## MR6\_Basic Configuration 2 (MA<7:0> = $06_H$ ):

| OP7 | OP6 | OP5 | OP4    | OP3    | OP2 | OP1 | OP0 |
|-----|-----|-----|--------|--------|-----|-----|-----|
|     |     |     | Revisi | on ID1 |     |     |     |

|     |           | •         | 1       |                                          |
|-----|-----------|-----------|---------|------------------------------------------|
| Rev | ision ID1 | Read-only | OP<7:0> | <b>00000001</b> <sub>B</sub> : B-version |

## MR7\_Basic Configuration 3 (MA<7:0> = $07_H$ ):

| OP7 | OP6 | OP5 | OP4    | OP3    | OP2 | OP1 | OP0 |
|-----|-----|-----|--------|--------|-----|-----|-----|
|     |     |     | Revisi | on ID2 |     |     |     |

| Revision ID2 | Read-only | OP<7:0> | <b>00000000</b> <sub>B</sub> : A-version |
|--------------|-----------|---------|------------------------------------------|

## MR8\_Basic Configuration 4 (MA<7:0> = $08_H$ ):

| OP7   | OP6   | OP5 | OP4 | OP3   | OP2 | OP1 | OP0 |
|-------|-------|-----|-----|-------|-----|-----|-----|
| I/O v | vidth |     | Der | nsity |     | Ту  | ре  |

| Туре      | Read-only | OP<1:0> | 00 <sub>B</sub> : S4 SDRAM<br>01 <sub>B</sub> : Reserved<br>10 <sub>B</sub> : Do Not Use<br>11 <sub>B</sub> : Reserved |
|-----------|-----------|---------|------------------------------------------------------------------------------------------------------------------------|
| Density   | Read-only | OP<5:2> | 0000 <sub>B</sub> : 64Mb                                                                                               |
| I/O width | Read-only | OP<7:6> | 00 <sub>B</sub> : x32<br>01 <sub>B</sub> : x16<br>10 <sub>B</sub> : x8<br>11 <sub>B</sub> : Do Not Use                 |

## MR9\_Test Mode (MA<7:0> = $09_H$ ):

| 0 | P7 | OP6 | OP5 | OP4        | OP3         | OP2 | OP1 | OP0 |
|---|----|-----|-----|------------|-------------|-----|-----|-----|
|   |    |     | Ve  | ndor-speci | fic Test Mo | de  |     |     |



<sup>1)</sup> MR6 is vendor specific.

NOTE:
1) MR7 is vendor specific.

## MR10\_Calibration (MA<7:0> = $0A_H$ ):

| OP7 | OP6 | OP5 | OP4       | OP3     | OP2 | OP1 | OP0 |
|-----|-----|-----|-----------|---------|-----|-----|-----|
|     |     |     | Calibrati | on Code |     |     |     |

| Calibration Code | Write-only | OP<7:0> | 0xFF: Calibration command after initialization 0xAB: Long calibration 0x56: Short calibration 0xC3: ZQ Reset others: Reserved |
|------------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
|------------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------|

#### NOTE:

- 1) Host processor shall not write MR10 with "Reserved" values.
- 2) LPDDR2 devices shall ignore calibration command when a "Reserved" value is written into MR10.
- 3) See AC timing table for the calibration latency.
  4) If ZQ is connected to V<sub>SSCA</sub> through R<sub>ZQ</sub>, either the ZQ calibration function (see "Mode Register Write ZQ Calibration Command" on [Command Definition & Timing Diagram]) or default calibration (through the ZQreset command) is supported. If ZQ is connected to V<sub>DDCA</sub>, the device operates with default calibration, and ZQ calibration commands are ignored. In both cases, the ZQ connection shall not change after power is applied to the device.
- 5) LPDDR2 devices that do not support calibration shall ignore the ZQ Calibration command.
- 6) The MRW ZQ Initialization Calibration command will update MR0 to indicate RZQ pin connection.

## $MR_{11:15}$ (Reserved) (MA<7:0> = 0B<sub>H</sub>-0F<sub>H</sub>):

## $MR_16_PASR_Bank\ Mask\ (MA<7:0> = 010_H)$ :

| OP7 | OP6 | OP5 | OP4         | OP3         | OP2   | OP1 | OP0 |
|-----|-----|-----|-------------|-------------|-------|-----|-----|
|     |     | Ban | k Mask (4-l | Bank or 8-E | Bank) |     |     |

### S4 SDRAM:

| Bank <7:0> Mask <sup>1)</sup> | Write-only | OP<7:0> | 0 <sub>B</sub> : refresh enable to the bank (=unmasked, default) 1 <sub>B</sub> : refresh blocked (=masked) |
|-------------------------------|------------|---------|-------------------------------------------------------------------------------------------------------------|
|-------------------------------|------------|---------|-------------------------------------------------------------------------------------------------------------|

#### NOTE:

1) For 4 bank S4 SDRAM, only OP<3:0> are used.

| OP | Bank Mask | 4 Bank | 8 Bank |
|----|-----------|--------|--------|
| 0  | XXXXXXX1  | Bank 0 | Bank 0 |
| 1  | XXXXXX1X  | Bank 1 | Bank 1 |
| 2  | XXXXX1XX  | Bank 2 | Bank 2 |
| 3  | XXXX1XXX  | Bank 3 | Bank 3 |
| 4  | XXX1XXXX  | -      | Bank 4 |
| 5  | XX1XXXXX  | -      | Bank 5 |
| 6  | X1XXXXXX  | -      | Bank 6 |
| 7  | 1XXXXXXX  | -      | Bank 7 |



## MR17\_PASR\_Segment Mask (MA<7:0> = $011_H$ ):

| OP7 | OP6 | OP5 | OP4   | OP3     | OP2 | OP1 | OP0 |
|-----|-----|-----|-------|---------|-----|-----|-----|
|     | •   |     | Segme | nt Mask | •   | •   |     |

| Segment <7:0> Mask | Write-only | OP<7:0> | <ul><li>0<sub>B</sub>: refresh enable to the segment (=unmasked, default)</li><li>1<sub>B</sub>: refresh blocked (=masked)</li></ul> |
|--------------------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------|
|--------------------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------|

|         |    |              | 1Gb              | 2Gb/4Gb          | 8Gb    |  |
|---------|----|--------------|------------------|------------------|--------|--|
| Segment | OP | Segment Mask | R12:10           | R13:11           | R14:12 |  |
| 0       | 0  | XXXXXXX1     |                  | 000 <sub>B</sub> |        |  |
| 1       | 1  | XXXXXX1X     |                  | 001 <sub>B</sub> |        |  |
| 2       | 2  | XXXXX1XX     | 010 <sub>B</sub> |                  |        |  |
| 3       | 3  | XXXX1XXX     |                  | 011 <sub>B</sub> |        |  |
| 4       | 4  | XXX1XXXX     |                  | 100 <sub>B</sub> |        |  |
| 5       | 5  | XX1XXXXX     | 101 <sub>B</sub> |                  |        |  |
| 6       | 6  | X1XXXXXX     | 110 <sub>B</sub> |                  |        |  |
| 7       | 7  | 1XXXXXXX     | 111 <sub>B</sub> |                  |        |  |

#### NOTE:

MR18-19\_(Reserved) (MA<7:0> =  $012_{H} - 013_{H}$ ):

MR20-31\_(Do Not Use) (MA<7:0> =  $14_{H}$ - $1F_{H}$ ):

MR32\_DQ Calibration Pattern A (MA<7:0>=20H):

Reads to MR32 return DQ Calibration Pattern "A". See "DQ Calibration" on Operations & Timing Diagram.

MR33:39\_(Do Not Use) (MA<7:0> = 21H-27H): an . lan @ to - top. com . hk

## MR40\_DQ Calibration Pattern B (MA<7:0>=28<sub>H</sub>):

Reads to MR40 return DQ Calibration Pattern "B". See "DQ Calibration" on Operations & Timing Diagram.

MR41:47\_(Do Not Use) (MA<7:0> =  $29_{H}$ - $2F_{H}$ ):

MR48:62\_(Reserved) (MA<7:0> =  $30_{H}$ -3E<sub>H</sub>):

MR63\_Reset (MA<7:0> =  $3F_H$ ): MRW only

| OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 |
|-----|-----|-----|-----|-----|-----|-----|-----|
|     |     |     | >   | <   |     |     |     |

#### NOTE:

1) For additional information on MRW RESET see "Mode Register Write Command" on [Command Definition & Timing Diagram].

MR64:126\_(Reserved) (MA<7:0> =  $40_{H}$ -7E<sub>H</sub>):

MR127\_(Do Not Use) (MA<7:0> =  $7F_H$ ):

MR128:190\_(Reserved for Vendor Use) (MA<7:0> =  $80_H$ -BE<sub>H</sub>):

MR191\_(Do Not Use) (MA<7:0> =  $BF_H$ ):

MR192:254\_(Reserved for Vendor Use) (MA<7:0> =  $C0_H$ -FE<sub>H</sub>):

MR255:(Do Not Use) (MA<7:0> = FF<sub>H</sub>):



<sup>1)</sup> This table indicates the range of row addresses in each masked segment. X is do not care for a particular segment.

# 7.0 TRUTH TABLES

# 7.1 Truth Tables

Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the LPDDR2 device must be powered down and then restarted through the specified initialization sequence before normal operation can continue.





## 7.1.1 Command truth table

[Table 9] Command truth table

|                                    | SDR (   | Command F | Pins |                 |     |      |     | DDR C    | A pins ( | 10)      |     |     |     |          |
|------------------------------------|---------|-----------|------|-----------------|-----|------|-----|----------|----------|----------|-----|-----|-----|----------|
| SDRAM                              | СК      | E         |      |                 |     |      |     |          |          |          |     |     |     | СК       |
| Command                            | CK(n-1) | CK(n)     | CS   | CA0             | CA1 | CA2  | CA3 | CA4      | CA5      | CA6      | CA7 | CA8 | CA9 | EDGE     |
|                                    |         |           | L    | L               | L   | L    | L   | MA0      | MA1      | MA2      | MA3 | MA4 | MA5 |          |
| MRW                                | Н       | Н         | х    | MA6             | MA7 | OP0  | OP1 | OP2      | OP3      | OP4      | OP5 | OP6 | OP7 |          |
| MRR                                | и       | н         | L    | L               | L   | L    | Н   | MA0      | MA1      | MA2      | MA3 | MA4 | MA5 |          |
| WIKK                               | Н       | П         | х    | MA6             | MA7 |      |     |          |          | x        |     |     |     | <b>T</b> |
| Refresh                            | Н       | н         | L    | L               | L   | Н    | L   |          |          | >        | (   |     |     |          |
| (per bank) <sup>10</sup>           |         | ""        | х    |                 |     |      |     |          | Х        |          |     |     |     | <b>T</b> |
| Refresh                            | н       | н         | L    | L               | L   | н    | н   |          |          | >        | (   |     |     |          |
| (all bank)                         |         | "         | Х    |                 |     |      |     |          | Х        |          |     |     |     | <b>T</b> |
| Enter                              | Н       | L         | L    | L               | L   | Н    |     |          |          | Х        |     |     |     |          |
| Self Refresh                       | x       |           | Х    |                 |     |      | ı   |          | Х        |          |     |     |     | <u></u>  |
| Activate                           | н       | Н         | L    | L               | Н   | R8   | R9  | R10      | R11      | R12      | BA0 | BA1 | BA2 |          |
| (bank)                             |         |           | Х    | R0              | R1  | R2   | R3  | R4       | R5       | R6       | R7  | R13 | R14 | <b>→</b> |
| Write                              | н       | Н         | L    | Н               | L   | L    | RFU | RFU      | C1       | C2       | BA0 | BA1 | BA2 |          |
| (bank)                             |         |           | х    | AP <sup>3</sup> | C3  | C4   | C5  | C6       | C7       | C8       | C9  | C10 | C11 |          |
| Read                               | н       | н         | L    | Н               | L   | Н    | RFU | RFU      | C1       | C2       | BA0 | BA1 | BA2 |          |
| (bank)                             |         |           | ×    | AP <sup>3</sup> | СЗ  | C4   | C5  | C6       | C7       | C8       | С9  | C10 | C11 | <b>T</b> |
| Precharge                          | н       | н         | L    | Н               | н   | L    | н   | AB       |          | <b>k</b> | BA0 | BA1 | BA2 |          |
| (pre bank, all bank)               |         |           | x    | an              | 2ا_ | ın ( | Dtc | <u> </u> | (X)      | .co      | m.  | hk  |     | ₹_       |
| BST                                | н       | Н         | L    | Н               | Н   | L    | L   |          |          | >        | (   |     |     |          |
| -                                  |         |           | Х    |                 |     |      |     |          | Х        |          |     |     |     | <u>+</u> |
| Enter                              | Н       | L         | L    | Н               | Н   | L    |     |          |          | Х        |     |     |     |          |
| Deep Power Down                    | Х       |           | Х    |                 |     |      | 1   |          | Х        |          |     |     |     | <u>+</u> |
| NOP                                | н       | Н         | L    | Н               | Н   | Н    |     |          |          | Х        |     |     |     | <u>_</u> |
|                                    |         |           | Х    |                 |     |      |     |          | Х        |          |     |     |     | <u>+</u> |
| Maintain<br>PD, SREF, DPD          | L       | L         | L    | Н               | Н   | Н    |     |          |          | Х        |     |     |     |          |
| (NOP)                              |         |           | Х    |                 |     |      |     |          | X        |          |     |     |     | <u>+</u> |
| NOP                                | н       | Н         | Н    |                 |     |      |     |          | Х        |          |     |     |     | <u> </u> |
|                                    |         |           | х    |                 |     |      |     |          | X        |          |     |     |     | <u>*</u> |
| Maintain<br>PD, SREF, DPD<br>(NOP) | L       | L         | H    |                 |     |      |     |          | X        |          |     |     |     |          |
| (NOF)                              |         |           | Х    |                 |     |      |     |          | X        |          |     |     |     | <u>*</u> |
| Enter<br>Power Down                | Н       | L         | Н    |                 |     |      |     |          | X        |          |     |     |     |          |
|                                    | × .     |           | X    |                 |     |      |     |          | X        |          |     |     |     | <u>*</u> |
| Exit<br>PD, SREF, DPD              | L       | н         | Н    |                 |     |      |     |          | X        |          |     |     |     |          |
|                                    | Х       |           | Х    |                 |     |      |     |          | X        |          |     |     |     | <b>Y</b> |



#### NOTE:

- 1) All LPDDR2 commands are defined by states of CS, CA0, CA1, CA2, CA3, and CKE at the rising edge of the clock.
- 1) All EPDER2 commands are defined by states of CS, CAU, CAT, CAZ, CAS, and CRE at the Ising edge of the clock.
  2) For LPDDR2 SDRAM, Bank addresses BA0, BA1, BA2 (BA) determine which bank is to be operated upon.
  3) AP "high" during a READ or WRITE command indicates that an auto-precharge will occur to the bank associated with the READ or WRITE command.
  4) "X" means "H or L (but a defined logic level)"
  5) Self refresh exit and Deep Power Down exit are asynchronous.

- 6) V<sub>Ref</sub> must be between 0 and VDDQ during Self Refresh and Deep Power Down operation.
- 7) CAxr refers to command/address bit "x" on the rising edge of clock.
  8) CAxf refers to command/address bit "x" on the falling edge of clock.
  9) CS and CKE are sampled at the rising edge of clock.

- 10) Per Bank Refresh is only allowed in devices with 8 banks.
- 11) The least-significant column address C0 is not transmitted on the CA bus, and is implied to be zero.
- 12) AB "high" during Precharge command indicates that all bank Precharge will occur. In this case, Bank Address is do-not-care.





## 7.2 LPDDR2-SDRAM Truth Tables

The truth tables provide complementary information to the state diagram, they clarify the device behavior and the applied restrictions when considering the actual state of all the Banks.

### [Table 10] LPDDR2-S4 : CKE Table

| Device Current State*3 | CKE <sub>n-1</sub> *1 | CKE <sub>n</sub> *1 | CS*2  | Command n*4           | Operation n*4                    | Device Next State       | Notes    |
|------------------------|-----------------------|---------------------|-------|-----------------------|----------------------------------|-------------------------|----------|
| Active                 | L                     | L                   | Х     | Х                     | Maintain Active Power Down       | Active Power Down       |          |
| Power Down             | L                     | Н                   | Н     | NOP                   | Exit Active Power Down           | Active                  | 6, 9     |
| Lilla Davisa Davis     | L                     | L                   | Х     | Х                     | Maintain Idle Power Down         | Idle Power Down         |          |
| Idle Power Down        | L                     | Н                   | Н     | NOP                   | Exit Idle Power Down             | Idle                    | 6, 9     |
| Resetting              | L                     | L                   | х     | Х                     | Maintain<br>Resetting Power Down | Resetting<br>Power Down |          |
| Power Down             | L                     | Н                   | Н     | NOP                   | Exit Resetting Power Down        | Idle or<br>Resetting    | 6, 9, 12 |
| Deep Power Down        | L                     | L                   | х     | X                     | Maintain<br>Deep Power Down      | Deep Power Down         |          |
|                        | L                     | Н                   | Н     | NOP                   | Exit Deep Power Down             | Power On                | 8        |
| Self Refresh           | L                     | L                   | Х     | Х                     | Maintain Self Refresh            | Self Refresh            |          |
| Sell Reliesii          | L                     | Н                   | Н     | NOP                   | Exit Self Refresh                | ldle                    | 7, 10    |
| Bank(s) Active         | Н                     | L                   | Н     | NOP                   | Enter<br>Active Power Down       | Active Power Down       |          |
|                        | Н                     | L                   | vivia | NOP O                 | Enter<br>Idle Power Down         | Idle Power Down         |          |
| All Banks Idle         | Н                     | L                   | L     | Enter<br>Self-Refresh | Enter<br>Self Refresh            | Self Refresh            |          |
|                        | Н                     | L                   | L     | Deep Power<br>Down    | Enter<br>Deep Power Down         | Deep Power Down         |          |
| Resetting              | Н                     | L                   | Н     | NOP                   | Enter<br>Resetting Power Down    | Resetting Power Down    |          |
|                        | Н                     | Н                   |       | Refer to the Co       | mmand Truth Table                |                         |          |

- 1) " $\underline{\mathsf{CKE}}_{\mathsf{n}}$ " is the logic state  $\underline{\mathsf{of}}$   $\underline{\mathsf{CKE}}$  at clock rising edge n; " $\mathsf{CKE}_{\mathsf{n-1}}$ " was the state of  $\mathsf{CKE}$  at the previous clock edge.
- 2) " $\overline{\text{CS}}$ " is the logic state of  $\overline{\text{CS}}$  at the clock rising edge n;
- 3) "Current state" is the state of the LPDDR2 device immediately prior to clock edge n.
- 4) "Command n" is the command registered at clock edge N, and "Operation n" is a result of "Command n".
- 5) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
- 6) Power Down exit time (t<sub>XP</sub>) should elapse before a command other than NOP is issued.
- 7) Self-Refresh exit time ( $t_{XSR}$ ) should elapse before a command other than NOP is issued. 8) The Deep Power-Down exit procedure must be followed as discussed in the Deep Power-Down section of the Functional Description. 9) The clock must toggle at least once during the t<sub>XP</sub> period.
- 10) The clock must toggle at least once during the  $t_{\mbox{\scriptsize XSR}}$  time.
- 11) 'X' means 'Don't care'.
- 12) Upon exiting Resetting Power Down, the device will return to the Idle state if tINIT5 has expired.



#### [Table 11] Current State Bank n - Command to Bank n

| Current State | Command            | Operation                                | Next State            | NOTES     |
|---------------|--------------------|------------------------------------------|-----------------------|-----------|
| Any           | NOP                | Continue previous operation              | Current State         |           |
|               | ACTIVATE           | Select and activate row                  | Active                |           |
| Ī             | Refresh (Per Bank) | Begin to refresh                         | Refreshing (Per Bank) | 6         |
| Ť             | Refresh (All Bank) | Begin to refresh                         | Refreshing(All Bank)  | 7         |
| ldle          | MRW                | Load value to Mode Register              | MR Writing            | 7         |
| lule          | MRR                | Read value from Mode Register            | Idle<br>MR Reading    |           |
| Ī             | Reset              | Begin Device Auto-Initialization         | Resetting             | 7, 8      |
| Ī             | Precharge          | Deactivate row in bank or banks          | Precharging           | 9, 15     |
|               | Read               | Select column, and start read burst      | Reading               |           |
| Row           | Write              | Select column, and start write burst     | Writing               |           |
| Active        | MRR                | Read value from Mode Register            | Active<br>MR Reading  |           |
| Ť             | Precharge          | Deactivate row in bank or banks          | Precharging           | 9         |
|               | Read               | Select column, and start new read burst  | Reading               | 10, 11    |
| Reading       | Write              | Select column, and start write burst     | Writing               | 10, 11, 1 |
| †             | BST                | Read burst terminate                     | Active                | 13        |
|               | Write              | Select column, and start new write burst | Writing               | 10, 11    |
| Writing       | Read               | Select column, and start read burst      | Reading               | 10, 11, 1 |
|               | BST                | Write burst terminate                    | Active                | 13        |
| Power On      | Reset              | Begin Device Auto-Initialization         | Resetting             | 7, 9      |
| Resetting     | MRR                | Read value from Mode Register            | Resetting MR Reading  |           |

- 1) The table applies when both CKEn-1 and CKEn are HIGH, and after  $t_{XSR}$  or  $t_{XP}$  has been met if the previous state was Power Down.
- 2) All states and sequences not shown are illegal or reserved.
- Idle: The bank or banks have been precharged, and tRP has been met.
- Active: A row in the bank has been activated, and tRCD has been met. No data bursts / accesses and no register accesses are in progress.
- Reading: A Read burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. Writing: A Write burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.
- 4) The following states must not be interrupted by a command issued to the same bank. NOP commands or allowable commands to the other bank should be issued on any clock edge occurring during these states. Allowable commands to the other banks are determined by its current state and Figure 11 Current State Bank n - Command to Bank n, and according to Figure 12 Current State Bank n - Command to Bank m.
- Precharging: starts with the registration of a Precharge command and ends when tRP is met. Once tRP is met, the bank will be in the idle state.
- Row Activating: starts with registration of an Activate command and ends when tRCD is met. Once tRCD is met, the bank will be in the 'Active' state.
- Read with AP Enabled: starts with the registration of the Read command with Auto Precharge enabled and ends when tRP has been met. Once tRP has been met, the bank will be in the idle state.
- Write with AP Enabled: starts with registration of a Write command with Auto Precharge enabled and ends when tRP has been met. Once tRP is met, the bank will be in the idle state
- 5) The following states must not be interrupted by any executable command; NOP commands must be applied to each positive clock edge during these states.
- Refreshing (Per Bank): starts with registration of an Refresh (Per Bank) command and ends when tRFCpb is met. Once tRFCpb is met, the bank will be in an 'idle' state.
- Refreshing (All Bank): starts with registration of an Refresh (All Bank) command and ends when tRFCab is met. Once tRFCab is met, the device will be in an 'all banks idle' state.
- Idle MR Reading: starts with the registration of a MRR command and ends when tMRR has been met. Once tMRR has been met, the bank will be in the Idle state.
- Resetting MR Reading: starts with the registration of a MRR command and ends when tMRR has been met. Once tMRR has been met, the bank will be in the Resetting state.
- Active MR Reading: starts with the registration of a MRR command and ends when tMRR has been met. Once tMRR has been met, the bank will be in the Active state.
- MR Writing: starts with the registration of a MRW command and ends when tMRW has been met. Once tMRW has been met, the bank will be in the Idle state. - Precharging All: starts with the registration of a Precharge-All command and ends when tRP is met. Once tRP is met, the bank will be in the idle state.
- 6) Bank-specific; requires that the bank is idle and no bursts are in progress.
- 7) Not bank-specific; requires that all banks are idle and no bursts are in progress.
- 8) Not bank-specific reset command is achieved through Mode Register Write command.
- 9) This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging.
- 10) A command other than NOP should not be issued to the same bank while a Read or Write burst with Auto Precharge is enabled.
- 11) The new Read or Write command could be Auto Precharge enabled or Auto Precharge disabled.
- 12) A Write command may be applied after the completion of the Read burst; otherwise, a BST must be used to end the Read prior to asserting a Write command.
- 13) Not bank-specific. Burst Terminate (BST) command affects the most recent read/write burst started by the most recent Read/Write command, regardless of bank.
- 14) A Read command may be applied after the completion of the Write burst; otherwise, a BST must be used to end the Write prior to asserting a Read command.
- 15) If a Precharge command is issued to a bank in the Idle state, tRP shall still apply.



#### [Table 12] Current State Bank n - Command to Bank m

| Current State of<br>Bank n    | Command for<br>Bank m | Operation                                                          | Next State for<br>Bank m                | NOTES      |
|-------------------------------|-----------------------|--------------------------------------------------------------------|-----------------------------------------|------------|
| Any                           | NOP                   | Continue previous operation                                        | Current State of Bank m                 |            |
| Idle                          | Any                   | Any command allowed to Bank m                                      | -                                       | 18         |
|                               | Activate              | Select and activate row in Bank m                                  | Active                                  | 7          |
| İ                             | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8          |
| Dow Activating                | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8          |
| Row Activating, Active, or    | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
| Precharging                   | MRR                   | Read value from Mode Register                                      | Idle MR Reading or<br>Active MR Reading | 10, 11, 13 |
|                               | BST                   | Read or Write burst terminate an ongoing Read/Write from/to Bank m | Active                                  | 18         |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8          |
| Reading (Autoprecharge dis-   | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8, 14      |
| abled)                        | Activate              | Select and activate row in Bank m                                  | Active                                  |            |
| ,                             | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8, 16      |
| Writing                       | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8          |
| (Autoprecharge dis-<br>abled) | Activate              | Select and activate row in Bank m                                  | Active                                  |            |
| ,                             | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8, 15      |
| Reading with                  | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8, 14, 15  |
| Autoprecharge                 | Activate              | Select and activate row in Bank m                                  | Active                                  |            |
|                               | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
|                               | Read                  | Select column, and start read burst from Bank m                    | Reading                                 | 8, 15, 16  |
| Writing with                  | Write                 | Select column, and start write burst to Bank m                     | Writing                                 | 8, 15      |
| Autoprecharge                 | Activate              | Select and activate row in Bank m                                  | Active                                  |            |
| †                             | Precharge             | Deactivate row in bank or banks                                    | Precharging                             | 9          |
| Power On                      | Reset                 | Begin Device Auto-Initialization                                   | Resetting                               | 12, 17     |
| Resetting                     | MRR                   | Read value from Mode Register                                      | Resetting MR Reading                    |            |

#### NOTE:

- 1) The table applies when both CKEn-1 and CKEn are HIGH, and after t<sub>XSR</sub> or t<sub>XP</sub> has been met if the previous state was Self Refresh or Power Down.
- 2) All states and sequences not shown are illegal or reserved.
- 3) Current State Definitions:
- Idle: the bank has been precharged, and tRP has been met.
- Active: a row in the bank has been activated, and tRCD has been met. No data bursts/accesses and no register accesses are in progress.
- Reading: a Read burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.
- Writing: a Write burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.
- 4) Refresh, Self-Refresh, and Mode Register Write commands may only be issued when all bank are idle.
- 5) A Burst Terminate (BST) command cannot be issued to another bank; it applies to the bank represented by the current state only.

  6) The following states must not be interrupted by any executable command; NOP commands must be applied during each clock cycle while in these states: - Idle MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the Idle state.
- Resetting MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the Resetting state.
- Active MR Reading: starts with the registration of a MRR command and ends when t<sub>MRR</sub> has been met. Once t<sub>MRR</sub> has been met, the bank will be in the Active state.
- MR Writing: starts with the registration of a MRW command and ends when t<sub>MRW</sub> has been met. Once t<sub>MRW</sub> has been met, the bank will be in the Idle state.
- 7) t<sub>RRD</sub> must be met between Activate command to Bank n and a subsequent Activate command to Bank m.
- 8) Reads or Writes listed in the Command column include Reads and Writes with Auto Precharge enabled and Reads and Writes with Auto Precharge disabled. 9) This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging.
- 10) MRR is allowed during the Row Activating state (Row Activating starts with registration of an Activate command and ends when t<sub>RCD</sub> is met.)
- 11) MRR is allowed during the Precharging state. (Precharging starts with registration of a Precharge command and ends when t<sub>RP</sub> is met.
- 12) Not bank-specific; requires that all banks are idle and no bursts are in progress.

  13) The next state for Bank m depends on the current state of Bank m (Idle, Row Activating, Precharging, or Active). The reader shall note that the state may be in transition when a MRR is issued. Therefore, if Bank m is in the Row Activating state and Precharging, the next state may be Active and Precharge dependent upon tagen and tage respectively
- 14) A Write command may be applied after the completion of the Read burst, otherwise a BST must be issued to end the Read prior to asserting a Write command.
- 15) Read with Auto Precharge enabled and Write with Auto Precharge enabled may be followed by any valid command to other banks provided that the timing restrictions in Precharge & Auto Precharge clarification on Timing spec are followed.
- 16) A Read command may be applied after the completion of the Write burst; otherwise, a BST must be issued to end the Write prior to asserting a Read command.
- Reset command is achieved through Mode Register Write command.
- 18) BST is allowed only if a Read or Write burst is ongoing. Data mask truth table.



## 7.3 Data mask truth table

Table 13 DM truth table provides the data mask truth table.

#### [Table 13] DM truth table

| Name (Functional) | DM | DQs   | Note |
|-------------------|----|-------|------|
| Write enable      | L  | Valid | 1    |
| Write inhibit     | Н  | X     | 1    |





<sup>1)</sup> Used to mask write data, provided coincident with the corresponding data.

# 8.0 ABSOLUTE MAXIMUM DC RATINGS

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### [Table 14] Absolute Maximum DC Ratings

| Parameter                              | Symbol           | Min  | Max | Units | Notes |
|----------------------------------------|------------------|------|-----|-------|-------|
| VDD1 supply voltage relative to VSS    | VDD1             | -0.4 | 2.3 | V     | 2     |
| VDD2 supply voltage relative to VSS    | VDD2             | -0.4 | 1.6 | V     | 2     |
| VDDCA supply voltage relative to VSSCA | VDDCA            | -0.4 | 1.6 | V     | 2,4   |
| VDDQ supply voltage relative to VSSQ   | VDDQ             | -0.4 | 1.6 | V     | 2,3   |
| Voltage on any ball relative to VSS    | VIN, VOUT        | -0.4 | 1.6 | V     |       |
| Storage Temperature                    | T <sub>STG</sub> | -55  | 125 | °C    | 5     |

#### NOTE:

- 2) See "Power-Ramp" section in "Power-up, Initialization, and Power-Off" on [Command Definition & Timing Diagram] for relationships between power supplies.
- 3)  $V_{RefDQ} \le 0.6 \text{ x VDDQ}$ ; however,  $V_{RefDQ}$  may be  $\ge VDDQ$  provided that  $V_{RefDQ} \le 300 \text{mV}$ .
- 4)  $V_{RefCA} \le 0.6 \text{ x VDDCA}$ ; however,  $V_{RefCA}$  may be  $\ge VDDCA$  provided that  $V_{RefCA} \le 300 \text{mV}$ .
- 5) Storage Temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard.





<sup>1)</sup> Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability

### 9.0 AC & DC OPERATING CONDITIONS

Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the LPDDR2 Device must be powered down and then restarted through the specialized initialization sequence before normal operation can continue.

### 9.1 Recommended DC Operating Conditions

### [Table 15] Recommended LPDDR2-S4 DC Operating Conditions

| Symbol | LPDDR2-S4B |      |      | DRAM               | Unit |
|--------|------------|------|------|--------------------|------|
| Cymbol | Min        | Тур  | Max  | DICAIII            | Omit |
| VDD1   | 1.70       | 1.80 | 1.95 | Core Power1        | V    |
| VDD2   | 1.14       | 1.20 | 1.3  | Core Power2        | V    |
| VDDCA  | 1.14       | 1.20 | 1.3  | Input Buffer Power | V    |
| VDDQ   | 1.14       | 1.20 | 1.3  | I/O Buffer Power   | V    |

## 9.2 Input Leakage Current

### [Table 16] Input Leakage Current

| Parameter/Condition                                                                                                                      | Symbol            | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-----|------|-------|
| Input Leakage <u>current</u> For CA, CKE, <u>CS</u> , CK, <u>CK</u> Any input 0V ≤ VIN ≤ VDDCA (All other pins not under test = 0V)      | lι                | -2  | 2   | uA   | 2     |
| V <sub>Ref</sub> supply leakage current V <sub>RefDQ</sub> = VDDQ/2 or V <sub>RefCA</sub> = VDDCA/2 (All other pins not under test = 0V) | I <sub>VREF</sub> | -1  | 1   | uA   | 1     |

#### NOTE:

### 9.3 Operating Temperature Range

### [Table 17] Operating Temperature Range

| Parameter/Condition | Symbol            | Min | Max | Unit |
|---------------------|-------------------|-----|-----|------|
| Standard            | T <sub>OPER</sub> | -25 | 85  | °C   |

#### NOTE:

1) Operating Temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard. 2) Either the device case temperature rating or the temperature sensor (See "Temperature Sensor" on [Command Definition & Timing Diagram]) may be used to set an appropriate refresh rate, determine the need for AC timing de-rating and/or monitor the operating temperature. When using the temperature sensor, the actual device case temperature may be higher than the TOPER rating that applies for the Standard or Extended Temperature Ranges. For example, TCASE may be above 85°C when the temperature sensor indicates a temperature of less than 85°C.



<sup>1)</sup> VDD1 uses significantly less power than VDD2.

<sup>1)</sup> The minimum limit requirement is for testing purposes. The leakage current on  $V_{RefDQ}$  and  $V_{RefDQ}$  pins should be minimal

<sup>2)</sup> Although DM is for input only, the DM leakage shall match the DQ and DQS/DQS output leakage specification.

## 10.0 AC AND DC INPUT MEASUREMENT LEVELS

## 10.1 AC and DC Logic Input Levels for Single-Ended Signals

### 10.1.1 AC and DC Input Levels for Single-Ended CA and CS Signals

[Table 18] Single-Ended AC and DC Input Levels for CA and CS inputs

| Symbol                  | _                                      | LPDDR2-1066 to | 1116         | Notes |       |
|-------------------------|----------------------------------------|----------------|--------------|-------|-------|
|                         | Parameter                              | Min            | Max          | Unit  | Notes |
| V <sub>IHCA</sub> (AC)  | AC input logic high                    | Vref + 0.220   | Note 2       | V     | 1, 2  |
| V <sub>ILCA</sub> (AC)  | AC input logic low                     | Note 2         | Vref - 0.220 | V     | 1, 2  |
| V <sub>IHCA</sub> (DC)  | DC input logic high                    | Vref + 0.130   | VDDCA        | V     | 1     |
| V <sub>ILCA</sub> (DC)  | DC input logic low                     | VSSCA          | Vref - 0.130 | V     | 1     |
| V <sub>RefCA</sub> (DC) | Reference Voltage for CA and CS inputs | 0.49 * VDDCA   | 0.51 * VDDCA | V     | 3, 4  |

#### NOTE:

- 1) For CA and  $\overline{\text{CS}}$  input only pins.  $V_{\text{Ref}} = V_{\text{RefCA}}(DC)$ .
- 2) See Overshoot and Undershoot Specifications on page 121.
- 3) The ac peak noise on V<sub>RefCA</sub> may not allow V<sub>RefCA</sub> to deviate from V<sub>RefCA</sub>(DC) by more than +/-1% VDDCA (for reference: approx. +/- 12 mV).
- 4) For reference: approx. VDDCA/2 +/- 12 mV.

## 10.2 AC and DC Input Levels for CKE

### [Table 19] Single-Ended AC and DC Input Levels for CKE

| Symbol             | Parameter            | Min         | Max         | Unit | Notes |
|--------------------|----------------------|-------------|-------------|------|-------|
| V <sub>IHCKE</sub> | CKE Input High Level | 0.8 * VDDCA | Note 1      | V    | 1     |
| V <sub>ILCKE</sub> | CKE Input Low Level  | Note 1      | 0.2 * VDDCA | V    | 1     |

### NOTE:

### 10.2.1 AC and DC Input Levels for Single-Ended Data Signals

### [Table 20] Single-Ended AC and DC Input Levels for DQ and DM

| Symbol                  | Parameter                           | LPDDR2-1066 to | Unit         | Notes |       |
|-------------------------|-------------------------------------|----------------|--------------|-------|-------|
|                         | raiametei                           | Min            | Max          | Onic  | Notes |
| V <sub>IHDQ</sub> (AC)  | AC input logic high                 | Vref + 0.220   | Note 2       | V     | 1, 2  |
| V <sub>ILDQ</sub> (AC)  | AC input logic low                  | Note 2         | Vref - 0.220 | V     | 1, 2  |
| V <sub>IHDQ</sub> (DC)  | DC input logic high                 | Vref + 0.130   | VDDQ         | V     | 1     |
| V <sub>ILDQ</sub> (DC)  | DC input logic low                  | VSSQ           | Vref - 0.130 | V     | 1     |
| V <sub>RefDQ</sub> (DC) | Reference Voltage for DQ, DM inputs | 0.49 * VDDQ    | 0.51 * VDDQ  | V     | 3, 4  |

### NOTE:



<sup>1)</sup> See Overshoot and Undershoot Specifications on page 121.

<sup>1)</sup>For DQ input only pins. Vref = V<sub>RefDQ</sub>(DC).

<sup>2)</sup>See Overshoot and Undershoot Specifications on page 121.

<sup>3)</sup> The ac peak noise on  $V_{RefDQ}$  may not allow  $V_{RefDQ}$  to deviate from  $V_{RefDQ}(DC)$  by more than +/-1% VDDQ (for reference: approx. +/ - 12 mV).

<sup>4)</sup>For reference: approx. VDDQ/2 +/- 12 mV.

### 10.3 Vref Tolerances

The dc-tolerance limits and ac-noise limits for the reference voltages  $V_{RefCA}$  and  $V_{RefDQ}$  are illustrated in Figure 2. It shows a valid reference voltage  $V_{Ref}(t)$  as a function of time. ( $V_{Ref}$  stands for  $V_{RefCA}$  and  $V_{RefDQ}$  likewise). VDD stands for VDDCA for  $V_{RefCA}$  and VDDQ for  $V_{RefDQ}$ .  $V_{Ref}(DC)$  is the linear average of  $V_{Ref}(t)$  over a very long period of time (e.g. 1 sec). This average has to meet the min/max requirements in Table 18, Single-Ended AC and DC Input Levels for CA and CS inputs. Furthermore  $V_{Ref}(t)$  may temporarily deviate from  $V_{Ref}(DC)$  by no more than +/- 1% VDD. Vref(t) cannot track noise on VDDQ or VDDCA if this would send Vref outside these specifications.



Figure 2. Illustration of  $V_{Ref}(DC)$  tolerance and  $V_{Ref}$  ac-noise limits

The voltage levels for setup and hold time measurements  $V_{IH}(AC)$ ,  $V_{IH}(DC)$ ,  $V_{IL}(AC)$  and  $V_{IL}(DC)$  are dependent on  $V_{Ref}$ . " $V_{Ref}$ " shall be understood as  $V_{Ref}(DC)$ , as defined in Figure 2.

This clarifies that dc-variations of  $V_{Ref}$  affect the absolute voltage a signal has to reach to achieve a valid high or low level and therefore the time to which setup and hold is measured. Devices will function correctly with appropriate timing deratings with  $V_{Ref}$  outside these specified levels so long as  $V_{Ref}$  is maintained between 0.44 x  $V_{DDQ}$  (or  $V_{DDCA}$ ) and 0.56 x  $V_{DDQ}$  (or  $V_{DDCA}$ ) and so long as the controller achieves the required single-ended AC and DC input levels from instantaneous  $V_{Ref}$  (see Table 18, Single-Ended AC and DC Input Levels for CA and CS inputs and Table 20, Single-Ended AC and DC Input Levels for DQ and DM) Therefore, System timing and voltage budgets need to account for  $V_{Ref}$  deviations outside if this range.

This also clarifies that the LPDDR2 setup/hold specification and derating values need to include time and voltage associated with  $V_{Ref}$  ac-noise. Timing and voltage effects due to ac-noise on  $V_{Ref}$  up to the specified limit (+/-1% of VDD) are included in LPDDR2 timings and their associated deratings.



# 10.4 Input Signal



Figure 3. LPDDR2-800 to LPDDR2-1066 Input Signal

### NOTE:

1) Numbers reflect nominal values

2) For CA0-9, CK,  $\overline{\text{CK}}$ , and  $\overline{\text{CS}}$ , VDD stands for VDDCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VDD stands for VDDQ.

3) For CA0-9, CK,  $\overline{\text{CK}}$ , and  $\overline{\text{CS}}$ , VSS stands for VSSCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VSS stands for VSSQ



# 10.5 AC and DC Logic Input Levels for Differential Signals

### 10.5.1 Differential signal definition



Figure 4. Definition of differential ac-swing and "time above ac-level" toward

# 10.5.2 Differential swing requirements for clock (CK - $\overline{CK}$ ) and strobe (DQS - $\overline{DQS}$ )

### [Table 21] Differential AC and DC Input Levels

| Symbol                   | Parameter -                | LPDDR2-1066 t                     | Unit                              | Notes |        |
|--------------------------|----------------------------|-----------------------------------|-----------------------------------|-------|--------|
|                          |                            | Min                               | Max                               | ]     | 110105 |
| V <sub>IHdiff</sub> (DC) | Differential input high    | 2 x (V <sub>IH</sub> (dc) - Vref) | Note 3                            | V     | 1      |
| V <sub>ILdiff</sub> (DC) | Differential input low     | Note 3                            | 2 x (V <sub>IL</sub> (dc) - Vref) | V     | 1      |
| V <sub>IHdiff</sub> (AC) | Differential input high ac | 2 x (V <sub>IH</sub> (ac) - Vref) | Note 3                            | V     | 2      |
| V <sub>ILdiff</sub> (AC) | Differential input low ac  | Note 3                            | 2 x (V <sub>IL</sub> (ac) - Vref) | V     | 2      |

### NOTE:



<sup>1)</sup>Used to define a differential signal slew-rate. 2)For CK -  $\overline{CK}$  use  $V_{IH}/V_{IL}(AC)$  of CA and  $V_{RefCA}$ ; for DQS -  $\overline{DQS}$ , use  $V_{IH}/V_{IL}(AC)$  of DQs and  $V_{RefDQ}$ ; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here.

<sup>3)</sup> These values are not defined, however the single-ended signals CK,  $\overline{\text{CK}}$ , DQS, and  $\overline{\text{DQS}}$  need to be within the respective limits  $(V_{\text{IH}}(\text{DC}) \text{ max}, V_{\text{IL}}(\text{DC}) \text{min})$  for single-ended signals as well <u>as</u> the limitations for overshoot and undershoot. Refer to Figure 10 Overshoot and Undershoot Definition. 4) For CK and  $\overline{CK}$ , Vref =  $V_{RefCA}(DC)$ . For DQS and  $\overline{DQS}$ , Vref =  $V_{RefDQ}(DC)$ .

[Table 22] Allowed time before ringback (tDVAC) for CK - CK and DQS - DQS

| Slew Rate [V/ns] | tDVAC [ps]<br>@  V <sub>IH</sub> /Ldiff(AC)  = 440mV | tDVAC [ps]<br>@  V <sub>IH</sub> /Ldiff(AC)  = 600mV |
|------------------|------------------------------------------------------|------------------------------------------------------|
|                  | min                                                  | min                                                  |
| > 4.0            | 175                                                  | 75                                                   |
| 4.0              | 170                                                  | 57                                                   |
| 3.0              | 167                                                  | 50                                                   |
| 2.0              | 163                                                  | 38                                                   |
| 1.8              | 162                                                  | 34                                                   |
| 1.6              | 161                                                  | 29                                                   |
| 1.4              | 159                                                  | 22                                                   |
| 1.2              | 155                                                  | 13                                                   |
| 1.0              | 150                                                  | 0                                                    |
| < 1.0            | 150                                                  | 0                                                    |





### 10.5.3 Single-ended requirements for differential signals

Each individual component of a differential signal (CK, DQS, CK, or DQS) has also to comply with certain requirements for single-ended signals. CK and  $\overline{CK}$  shall meet  $V_{SEL}(AC)$ min /  $V_{SEL}(AC)$ max in every half-cycle.

DQS, DQS shall meet V<sub>SEH</sub>(AC)min / V<sub>SEH</sub>(AC)max in every half-cycle preceding and following a valid transition.

Note that the applicable ac-levels for CA and DQ's are different per speed-bin.



Figure 5. Single-ended requirement for differential signals.

Note that while CA and DQ signal requirements are with respect to Vref, the single-ended components of differential signals have a requirement with respect to VDDQ/2 for DQS, DQS and VDDCA/2 for CK, CK; this is nominally the same. The transition of single-ended signals through the ac-levels is used to measure setup time. For single-ended components of differential signals the requirement to reach V<sub>SEL</sub>(AC)max, V<sub>SEH</sub>(AC)min has no bearing on timing, but adds a restriction on the common mode characteristics of these signals.

The single ended requirements for CK, CK, DQS and DQS are found in Table 18, Single-Ended AC and DC Input Levels for CA and CS inputs and Table 20, Single-Ended AC and DC Input Levels for DQ and DM, respectively.

[Table 23] Single-ended levels for CK, DQS,  $\overline{\text{CK}}$ ,  $\overline{\text{DQS}}$ 

|                  | <u>,</u> ,                                             | LPDDR2-1066 to LPDDR2-800 |                 |      |       |
|------------------|--------------------------------------------------------|---------------------------|-----------------|------|-------|
| Symbol           | Parameter                                              | Min                       | Max             | Unit | Notes |
| V <sub>SEH</sub> | Single-ended high-level for strobes                    | (VDDQ/2)+0.220            | Note 3          | V    | 1, 2  |
| (AC)             | Single-ended high-level for CK, $\overline{\text{CK}}$ | (VDDCA/2)+0.220           | Note 3          | V    | 1, 2  |
| V <sub>SEL</sub> | Single-ended low-level for strobes                     | Note 3                    | (VDDQ/2)-0.220  | V    | 1, 2  |
| (AC)             | Single-ended low-level for CK, $\overline{\text{CK}}$  | Note 3                    | (VDDCA/2)-0.220 | V    | 1, 2  |

#### NOTE



<sup>1)</sup> For CK,  $\overline{\text{CK}}$  use  $V_{\text{SEH}}/V_{\text{SEL}}(\text{AC})$  of CA; for strobes (DQS0,  $\overline{\text{DQS0}}$ , DQS1,  $\overline{\text{DQS1}}$ , DQS2,  $\overline{\text{DQS2}}$ , DQS3,  $\overline{\text{DQS3}}$ ) use  $V_{\text{IH}}/V_{\text{IL}}(\text{AC})$  of DQs.

<sup>2)</sup>  $V_{IH}(AC)/V_{IL}(AC)$  for DQs is based on  $V_{RefDQ}$ ;  $V_{SEH}(AC)/V_{SEL}(AC)$  for CA is based on  $V_{RefCA}$ ; if a reduced ac-high or ac-low level is used for a signal group, then the reduced

<sup>3)</sup> These values are not defined, however the single-ended signals CK, CK, DQS0, DQS0, DQS1, DQS1, DQS2, DQS2, DQS3, DQS3 need to be within the respective limits (V<sub>IH</sub>(DC) max, V<sub>IL</sub>(DC)min) for single-ended signals as well as the limitations for overshoot and undershoot.

## 10.6 Differential Input Cross Point Voltage

To guarantee tight setup and hold times as well as output skew parameters with respect to clock and strobe, each cross point voltage of differential input signals (CK, CK and DQS, DQS) must meet the requirements in Table 23 Single-ended levels for CK, DQS, CK, DQS. The differential input cross point voltage V<sub>IX</sub> is measured from the actual cross point of true and complement signals to the mid-level between of VDD and VSS.



Figure 6. Vix Definition

[Table 24] Cross point voltage for differential input signals (CK, DQS)

| Symbol            |                                                                        | LPDDR2-1066 to LPDDR2-800 |     |      | Natas |
|-------------------|------------------------------------------------------------------------|---------------------------|-----|------|-------|
|                   | Parameter                                                              | Min                       | Max | Unit | Notes |
| V <sub>IXCA</sub> | Differential Input Cross Point Voltage relative to VDDCA/2 for CK, CK  | - 120<br>- + O - + O O    | 120 | mV   | 1,2   |
| V <sub>IXDQ</sub> | Differential Input Cross Point Voltage relative to VDDQ/2 for DQS, DQS | - 120                     | 120 | mV   | 1,2   |

#### NOTE:

1)The typical value of VIX(AC) is expected to be about 0.5 × VDD of the transmitting device, and VIX(AC) is expected to track variations in VDD. VIX(AC) indicates the voltage at which differential input signals must cross.

2) For CK and CK, Vref = V<sub>RefCA</sub>(DC). For DQS and DQS, Vref = V<sub>RefDQ</sub>(DC).



# 10.7 Slew Rate Definitions for Single-Ended Input Signals

See CA and CS Setup, Hold and Derating on page 144. for single-ended slew rate definitions for address and command signals. See Data Setup, Hold and Slew Rate Derating on page 150.for single-ended slew rate definitions for data signals.

# 10.8 Slew Rate Definitions for Differential Input Signals

Input slew rate for differential signals (CK,  $\overline{\text{CK}}$  and DQS,  $\overline{\text{DQS}}$ ) are defined and measured as shown in Table 25 and Figure 7.

### [Table 25] Differential Input Slew Rate Definition

| Description                                                                                                     | Meas                   | sured                  | Defined by                                                       |
|-----------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------------------------------------------------|
|                                                                                                                 | from                   | to                     | Definited by                                                     |
| Differential input slew rate for rising edge (CK - CK and DQS - DQS).                                           | V <sub>ILdiffmax</sub> | $V_{IHdiffmin}$        | [V <sub>IHdiffmin</sub> - V <sub>ILdiffmax</sub> ] / DeltaTRdiff |
| Differential input slew rate for falling edge (CK - $\overline{\text{CK}}$ and DQS - $\overline{\text{DQS}}$ ). | V <sub>IHdiffmin</sub> | V <sub>ILdiffmax</sub> | [V <sub>IHdiffmin -</sub> V <sub>ILdiffmax</sub> ] / DeltaTFdiff |

NOTE:

1) The differential signal (i.e. CK -  $\overline{\text{CK}}$  and DQS -  $\overline{\text{DQS}}$ ) must be linear between these thresholds.



Figure 7. Differential Input Slew Rate Definition for DQS, DQS and CK, CK



## 11.0 AC AND DC OUTPUT MEASUREMENT LEVELS

## 11.1 Single Ended AC and DC Output Levels

Table 26 shows the output levels used for measurements of single ended signals.

### [Table 26] Single-ended AC and DC Output Levels

| Symbol               | Parameter                                                 |     | LPDDR2-1066 to LPDDR2-800 | Unit | Notes |
|----------------------|-----------------------------------------------------------|-----|---------------------------|------|-------|
| V <sub>OH</sub> (DC) | DC output high measurement level (for IV curve linearity) |     | 0.9 x V <sub>DDQ</sub>    | V    | 1     |
| V <sub>OL</sub> (DC) | DC output low measurement level (for IV curve linearity)  |     | 0.1 x V <sub>DDQ</sub>    | V    | 2     |
| V <sub>OH</sub> (AC) | DC output high measurement level (for IV curve linearity) |     | V <sub>Ref</sub> + 0.12   | V    |       |
| V <sub>OL</sub> (AC) | DC output low measurement level (for IV curve linearity)  |     | V <sub>Ref</sub> - 0.12   | V    |       |
| l <sub>OZ</sub>      | Output Leakage current (DQ, DM, DQS, DQS)                 | Min | -5                        | uA   |       |
| .02                  | (DQs are disabled; $0V \le VOUT \le VDDQ$                 | Max | 5                         | uA   |       |
| MM <sub>PUPD</sub>   | Delta RON between pull-up and pull-down for DQ/DM         | Min | -15                       | %    |       |
| 141141PD             | Deta NON between pair-up and pair-down for box bin        |     | 15                        | %    |       |

NOTE:

1) IOH = -0.1mA. 2) IOL = 0.1mA.

## 11.2 Differential AC and DC Output Levels

Table 27 shows the output levels used for measurements of differential signals (DQS, DQS).

### [Table 27] Differential AC and DC Output Levels

| Symbol                            | Parameter                                                     | LPDDR2-1066 to LPDDR2-800 | Unit | Notes |
|-----------------------------------|---------------------------------------------------------------|---------------------------|------|-------|
| V <sub>OHdiff</sub> (AC)          | AC differential output high measurement level (for output SR) | + 0.20 x V <sub>DDQ</sub> | V    |       |
| V <sub>OLdiff</sub> (AC)          | AC differential output low measurement level (for output SR)  | - 0.20 x V <sub>DDQ</sub> | V    |       |
| <b>NOTE :</b><br>1) IOH = -0.1mA. | vivian.lan@to -                                               | top.com.hk                |      |       |

1) IOH = -0.1 mA.

2) IOL = 0.1mA.



## 11.3 Single Ended Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between V<sub>OL</sub>(AC) and V<sub>OH</sub>(AC) for single ended signals as shown in Table 28 and Figure 8.

[Table 28] Single-ended Output Slew Rate Definition

| Description                                    | Meas                 | sured                | Defined by                                                           |
|------------------------------------------------|----------------------|----------------------|----------------------------------------------------------------------|
| Description                                    | from                 | to                   | Defined by                                                           |
| Single-ended output slew rate for rising edge  | V <sub>OL</sub> (AC) | V <sub>OH</sub> (AC) | [V <sub>OH</sub> (AC) <sub>-</sub> V <sub>OL</sub> (AC)] / DeltaTRse |
| Single-ended output slew rate for falling edge | V <sub>OH</sub> (AC) | V <sub>OL</sub> (AC) | [V <sub>OH</sub> (AC) <sub>-</sub> V <sub>OL</sub> (AC)] / DeltaTFse |

1) Output slew rate is verified by design and characterization, and may not be subject to production test.



Figure 8. Single Ended Output Slew Rate Definition

### [Table 29] Output Slew Rate (single-ended)

|                                                              | LPDDR2-1066 | Units |     |        |
|--------------------------------------------------------------|-------------|-------|-----|--------|
| Parameter                                                    | Symbol      | Min   | Max | Ullits |
| Single-ended Output Slew Rate (RON = $40\Omega + /-30\%$ )   | SRQse       | 1.5   | 3.5 | V/ns   |
| Single-ended Output Slew Rate (RON = $60\Omega$ +/- $30\%$ ) | SRQse       | 1.0   | 2.5 | V/ns   |
| Output slew-rate matching Ratio (Pull-up to Pull-down)       |             | 0.7   | 1.4 |        |

#### Description:

SR: Slew Rate

Q: Query Output (like in DQ, which stands for Data-in, Query-Output)

se: Single-ended Signals

### NOTE:

1) Measured with output reference load.

2) The ratio of pull-up to pull-down slew rate is specified for the same temperature and voltage, over the entire temperature and voltage range. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation.

3) The output slew rate for falling and rising edges is defined and measured between VOL(DC) and VOH(DC).

4) Slew rates are measured under normal SSO conditions, with 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-low.



# 11.4 Differential Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOLdiff(AC) and VOHdiff(AC) for differential signals as shown in Table 30 and Figure 9.

### [Table 30] Differential Output Slew Rate Definition

| Description                                    | Meas                     | sured                    | Defined by                                                                     |
|------------------------------------------------|--------------------------|--------------------------|--------------------------------------------------------------------------------|
| Description                                    | from                     | to                       | Definited by                                                                   |
| Differential output slew rate for rising edge  | V <sub>OLdiff</sub> (AC) | V <sub>OHdiff</sub> (AC) | [V <sub>OHdiff</sub> (AC) <sub>-</sub> V <sub>OLdiff</sub> (AC)] / DeltaTRdiff |
| Differential output slew rate for falling edge | V <sub>OHdiff</sub> (AC) | V <sub>OLdiff</sub> (AC) | [V <sub>OHdiff</sub> (AC) <sub>-</sub> V <sub>OLdiff</sub> (AC)] / DeltaTFdiff |

### NOTE:

<sup>1)</sup> Output slew rate is verified by design and characterization, and may not be subject to production test.



Figure 9. Differential Output Slew Rate Definition

### **ITable 311 Differential Output Slew Rate**

|                                                   | LPDDR2-1066 | Units |     |        |
|---------------------------------------------------|-------------|-------|-----|--------|
| Parameter                                         | Symbol      | Min   | Max | Office |
| Differential Output Slew Rate (RON = 40Ω +/- 30%) | SRQdiff     | 3.0   | 7.0 | V/ns   |
| Differential Output Slew Rate (RON = 60Ω +/- 30%) | SRQdiff     | 2.0   | 5.0 | V/ns   |

#### Description:

SR: Slew Rate

Q: Query Output (like in DQ, which stands for Data-in, Query-Output)

diff: Differential Signals

#### NOTE:

- 1) Measured with output reference load.
- 2) The output slew rate for falling and rising edges is defined and measured between VOL(AC) and VOH(AC).
- 3) Slew rates are measured under normal SSO conditions, with 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-high.



# 11.5 Overshoot and Undershoot Specifications

[Table 32] AC Overshoot/Undershoot Specification

| Parameter                                                           |     | 1066      | 800  | Units |
|---------------------------------------------------------------------|-----|-----------|------|-------|
| Maximum peak amplitude allowed for overshoot area. (See Figure 10)  | Max | 0.35      |      | V     |
| Maximum peak amplitude allowed for undershoot area. (See Figure 10) | Max | 0.35      |      | V     |
| Maximum area above VDD. (See Figure 10)                             | Max | 0.15 0.20 |      | V-ns  |
| Maximum area below VSS. (See Figure 10)                             | Max | 0.15      | 0.20 | V-ns  |

- NOTE:

  1) For CA0-9, CK,  $\overline{\text{CK}}$ ,  $\overline{\text{CS}}$ , and CKE, VDD stands for VDDCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VDD stands for VDDQ.

  2) For CA0-9, CK,  $\overline{\text{CK}}$ ,  $\overline{\text{CS}}$ , and CKE, VSS stands for VSSCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VSS stands for VSSQ.

  3) Values are referenced from actual VDDQ, VDDCA, VSSQ, and VSSCA levels.



Figure 10. Overshoot and Undershoot Definition

1) For CA0-9, CK,  $\overline{\text{CK}}$ ,  $\overline{\text{CS}}$ , and CKE, VDD stands for VDDCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VDD stands for VDDQ. 2) For CA0-9, CK,  $\overline{\text{CK}}$ ,  $\overline{\text{CS}}$ , and CKE, VSS stands for VSSCA. For DQ, DM, DQS, and  $\overline{\text{DQS}}$ , VSS stands for VSSQ.



# 12.0 OUTPUT BUFFER CHARACTERISTICS

# 12.1 HSUL\_12 Driver Output Timing Reference Load

These 'Timing Reference Loads' are not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.



Figure 11. HSUL\_12 Driver Output Reference Load for Timing and Slew Rate

#### NOTE:

1) All output timing parameter values (like tDQSCK, tDQSQ, tQHS, tHZ, tRPRE etc.) are reported with respect to this reference load. This reference load is also used to report slew rate.





# 13.0 RON<sub>PU</sub> AND RON<sub>PD</sub> RESISTOR DEFINITION

$$RONPU = \frac{(VDDQ - Vout)}{ABS(Iout)}$$

1)This is under the condition that RON<sub>PD</sub> is turned off.

$$RONPD = \frac{Vout}{ABS(Iout)}$$

#### NOTE:

1) This is under the condition that RONPU is turned off.



Figure 12. Output Driver: Definition of Voltages and Currents



## 13.1 $RON_{PIJ}$ and $RON_{PD}$ Characteristics with ZQ Calibration

Output driver impedance RON is defined by the value of the external reference resistor RZQ. Nominal RZQ is  $240\Omega$ 

[Table 33] Output Driver DC Electrical Characteristics with ZQ Calibration

| RON <sub>NOM</sub>                     | Resistor | Vout       | Min    | Nom  | Max    | Unit  | Notes     |
|----------------------------------------|----------|------------|--------|------|--------|-------|-----------|
| 04.00                                  | RON34PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/7 | 1,2,3,4   |
| 34.3Ω                                  | RON34PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/7 | 1,2,3,4   |
| 10.00                                  | RON40PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/6 | 1,2,3,4   |
| 40.0Ω                                  | RON40PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/6 | 1,2,3,4   |
| 40.00                                  | RON48PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/5 | 1,2,3,4   |
| 48.0Ω                                  | RON48PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/5 | 1,2,3,4   |
| 20.00                                  | RON60PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/4 | 1,2,3,4   |
| 60.0Ω                                  | RON60PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/4 | 1,2,3,4   |
| 22.2                                   | RON80PD  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/3 | 1,2,3,4   |
| 80.0Ω                                  | RON80PU  | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/3 | 1,2,3,4   |
|                                        | RON120PD | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/2 | 1,2,3,4   |
| 120.0Ω                                 | RON120PU | 0.5 x VDDQ | 0.85   | 1.00 | 1.15   | RZQ/2 | 1,2,3,4   |
| Mismatch between pull-up and pull-down | MMPUPD   |            | -15.00 |      | +15.00 | %     | 1,2,3,4,5 |

#### NOTE:

1) Across entire operating temperature range, after calibration.

4) Pull-down and pull-up output driver impedances are recommended to be calibrated at 0.5 x VDDQ.

MMPUPD: Measure RONPU and RONPD, both at 0.5 x VDDQ:

 $MMPUPD = \frac{RONPU - RONPD}{RONNONT} \times 100$ 

For example, with MMPUPD(max) = 15% and RONPD = 0.85, RONPU must be less than 1.0

# 13.2 Output Driver Temperature and Voltage Sensitivity

If temperature and/or voltage change after calibration, the tolerance limits widen according to the Tables shown below.

**ITable 341 Output Driver Sensitivity Definition** 

|   |          | <del></del>      | one and the contract of the co |                                                             |      |       |
|---|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|-------|
|   | Resistor | esistor Vout Min |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Max                                                         | Unit | Notes |
|   | RONPD    | 0.5 x            | OF A IDONATE ATTACHDONAIN AND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 115 . ( IDON IT . T) ( IDON IV . IV                         | 0/   | 4.0   |
| I | RONPU    | VDDQ             | $85 - (dRONdT \times \Delta T) - (dRONdV \times \Delta V)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $115 + (dRONdT \times \Delta T) - (dRONdV \times \Delta V)$ | %    | 1,2   |

#### NOTE:

1)  $\Delta T = T - T$  (@ calibration),  $\Delta V = V - V$  (@ calibration)

2) dRONdT and dRONdV are not subject to production test but are verified by design and characterization.

[Table 35] Output Driver Temperature and Voltage Sensitivity

| Symbol | Parameter                   | Min  | Max  | Unit   | Notes |
|--------|-----------------------------|------|------|--------|-------|
| dRONdT | RON Temperature Sensitivity | 0.00 | 0.75 | % / C  |       |
| dRONdV | RON Voltage Sensitivity     | 0.00 | 0.20 | % / mV |       |



<sup>2)</sup> RZQ =  $240\Omega$ .

<sup>3)</sup> The tolerance limits are specified after calibration with stable voltage and temperature. For behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity.

<sup>5)</sup> Measurement definition for mismatch between pull-up and pull-down,

# 13.3 $RON_{PU}$ and $RON_{PD}$ Characteristics without ZQ Calibration

Output driver impedance RON is defined by design and characterization as default setting.

[Table 36] Output Driver DC Electrical Characteristics without ZQ Calibration

| RON <sub>NOM</sub> | Resistor | Vout       | Min  | Nom  | Max  | Unit | Notes |
|--------------------|----------|------------|------|------|------|------|-------|
| 04.00              | RON34PD  | 0.5 x VDDQ | 24   | 34.3 | 44.6 | Ω    | 1     |
| 34.3Ω              | RON34PU  | 0.5 x VDDQ | 24   | 34.3 | 44.6 | Ω    | 1     |
| 40.00              | RON40PD  | 0.5 x VDDQ | 28   | 40   | 52   | Ω    | 1     |
| 40.0Ω              | RON40PU  | 0.5 x VDDQ | 28   | 40   | 52   | Ω    | 1     |
| 40.00              | RON48PD  | 0.5 x VDDQ | 33.6 | 48   | 62.4 | Ω    | 1     |
| 48.0Ω              | RON48PU  | 0.5 x VDDQ | 33.6 | 48   | 62.4 | Ω    | 1     |
| 00.00              | RON60PD  | 0.5 x VDDQ | 42   | 60   | 78   | Ω    | 1     |
| 60.0Ω              | RON60PU  | 0.5 x VDDQ | 42   | 60   | 78   | Ω    | 1     |
| 00.00              | RON80PD  | 0.5 x VDDQ | 56   | 80   | 104  | Ω    | 1     |
| 80.0Ω              | RON80PU  | 0.5 x VDDQ | 56   | 80   | 104  | Ω    | 1     |
| 420.00             | RON120PD | 0.5 x VDDQ | 84   | 120  | 156  | Ω    | 1     |
| 120.0Ω             | RON120PU | 0.5 x VDDQ | 84   | 120  | 156  | Ω    | 1     |



# datasheet LPDDR2-S4SDRAM

# 13.4 RZQ I-V Curve

|            |      |                                |      | <b>40</b> Ω (RZQ)   |         |                   |                     |       |  |
|------------|------|--------------------------------|------|---------------------|---------|-------------------|---------------------|-------|--|
|            |      | Pull-D                         | own  |                     | Pull-Up |                   |                     |       |  |
|            |      | Current [mA] / RON [Ohms]      |      |                     |         | Current [mA] /    | RON [Ohms]          |       |  |
| Voltage[V] |      | default value<br>after ZQReset |      | with<br>Calibration |         | t value<br>QReset | with<br>Calibration |       |  |
|            | Min  | Max                            | Min  | Max                 | Min     | Max               | Min                 | Max   |  |
|            | [mA] | [mA]                           | [mA] | [mA]                | [mA]    | [mA]              | [mA]                | [mA]  |  |
| 0.00       | 0.00 | 0.00                           | 0.00 | 0.00                | 0.00    | 0.00              | 0.00                | 0.00  |  |
| 0.05       | 0.19 | 0.32                           | 0.21 | 0.26                | -0.19   | -0.32             | -0.21               | -0.26 |  |
| 0.10       | 0.38 | 0.64                           | 0.40 | 0.53                | -0.38   | -0.64             | -0.40               | -0.53 |  |
| 0.15       | 0.56 | 0.94                           | 0.60 | 0.78                | -0.56   | -0.94             | -0.60               | -0.78 |  |
| 0.20       | 0.74 | 1.26                           | 0.79 | 1.04                | -0.74   | -1.26             | -0.79               | -1.04 |  |
| 0.25       | 0.92 | 1.57                           | 0.98 | 1.29                | -0.92   | -1.57             | -0.98               | -1.29 |  |
| 0.30       | 1.08 | 1.86                           | 1.17 | 1.53                | -1.08   | -1.86             | -1.17               | -1.53 |  |
| 0.35       | 1.25 | 2.17                           | 1.35 | 1.79                | -1.25   | -2.17             | -1.35               | -1.79 |  |
| 0.40       | 1.40 | 2.46                           | 1.52 | 2.03                | -1.40   | -2.46             | -1.52               | -2.03 |  |
| 0.45       | 1.54 | 2.74                           | 1.69 | 2.26                | -1.54   | -2.74             | -1.69               | -2.26 |  |
| 0.50       | 1.68 | 3.02                           | 1.86 | 2.49                | -1.68   | -3.02             | -1.86               | -2.49 |  |
| 0.55       | 1.81 | 3.30                           | 2.02 | 2.72                | -1.81   | -3.30             | -2.02               | -2.72 |  |
| 0.60       | 1.92 | 3.57                           | 2.17 | 2.94                | -1.92   | -3.57             | -2.17               | -2.94 |  |
| 0.65       | 2.02 | 3.83                           | 2.32 | 3.15                | -2.02   | -3.83             | -2.32               | -3.15 |  |
| 0.70       | 2.11 | 4.08                           | 2.46 | 3.36                | -2.11   | -4.08             | -2.46               | -3.36 |  |
| 0.75       | 2.19 | 4.31                           | 2.58 | 3.55                | -2.19   | -4.31             | -2.58               | -3.55 |  |
| 0.80       | 2.25 | 4.54                           | 2.70 | 3.74                | -2.25   | -4.54             | -2.70               | -3.74 |  |
| 0.85       | 2.30 | 4.74                           | 2.81 | 3.91                | -2.30   | -4.74             | -2.81               | -3.91 |  |
| 0.90       | 2.34 | 4.92                           | 2.89 | 4.05                | -2.34   | -4.92             | -2.89               | -4.05 |  |
| 0.95       | 2.37 | 5.08                           | 2.97 | 4.23                | -2.37   | -5.08             | -2.97               | -4.23 |  |
| 1.00       | 2.41 | 5.20                           | 3.04 | 4.33                | -2.41   | -5.20             | -3.04               | -4.33 |  |
| 1.05       | 2.43 | 5.31                           | 3.09 | 4.44                | -2.43   | -5.31             | -3.09               | -4.44 |  |
| 1.10       | 2.46 | 5.41                           | 3.14 | 4.52                | -2.46   | -5.41             | -3.14               | -4.52 |  |
| 1.15       | 2.48 | 5.48                           | 3.19 | 4.59                | -2.48   | -5.48             | -3.19               | -4.59 |  |
| 1.20       | 2.50 | 5.55                           | 3.23 | 4.65                | -2.50   | -5.55             | -3.23               | -4.65 |  |





Figure 13. RON = 240 Ohms IV Curve after ZQReset



Figure 14. RON = 240 Ohms IV Curve after Calibration



# 14.0 INPUT/OUTPUT CAPACITANCE

[Table 38] Input/output capacitance

| Parameter                                                                   | Symbol    |     | LPDDR2 1066-800           | Units | Notes    |
|-----------------------------------------------------------------------------|-----------|-----|---------------------------|-------|----------|
| hand an airman OV and <del>OV</del>                                         | 001       | Min | 2.0                       | pF    | 1,2      |
| Input capacitance, CK and CK                                                | CCK       | Max | 5.0                       | pF    | 1,2      |
| Input capacitance delta, CK and CK                                          | CDCK      | Min | 0.0                       | pF    | 1,2,3    |
| input capacitance deita, CK and CK                                          | CDCK      | Max | 0.40                      | pF    | 1,2,3    |
| Cin, all other input-only pins except $\overline{\text{CS}}$ and CKE        | CI1       | Min | 2.0                       | pF    | 1,2,4    |
| Ciri, all other input-only pins except CS and CKE                           | CIT       | Max | 5.0                       | pF    | 1,2,4    |
| Cin, $\overline{\text{CS}}$ 0 / $\overline{\text{CS}}$ 1 and CKE0 / CKE1    | CI2       | Min | 1.0                       | pF    | 1,2,4    |
| CIII, CSU / CST and CREU / CRET                                             | CI2       | Max | 3.0                       | pF    | 1,2,4    |
| Cdelta, all other input-only pins                                           | CDI4      | Min | -1.0                      | pF    | 1,2,5    |
| except CS and CKE                                                           | CDI1      | Max | 1.0                       | pF    | 1,2,5    |
| Cdelta, $\overline{\text{CS}}$ 0 / $\overline{\text{CS}}$ 1 and CKE0 / CKE1 | CDI2      | Min | -1.0                      | pF    | 1,2,5,10 |
| Cdella, CSU / CST and CREU / CRET                                           | CDI2      | Max | 1.0                       | pF    | 1,2,5,10 |
| Input/output capacitance,                                                   | CIO       | Min | 2.5                       | pF    | 1,2,6,7  |
| $\overline{DQ}$ , $\overline{DM}$ , $\overline{DQS}$                        | CIO       | Max | 6                         | pF    | 1,2,6,7  |
| Input/output capacitance delta,                                             | 00000     | Min | 0.0                       | pF    | 1,2,7,8  |
| DQS, DQS                                                                    | CDDQS     | Max | 0.50                      | pF    | 1,2,7,8  |
| Input/output capacitance delta,                                             | CDIO      | Min | -1.0                      | pF    | 1,2,7,9  |
| DQ, DM                                                                      | CDIO      | Max | 1.0                       | pF    | 1,2,7,9  |
| Inc. May the street and a 70 Dia                                            | 070       | Min | 0.0                       | pF    | 1,2      |
| Input/output capacitance ZQ Pin                                             | ian.czen@ | Max | OP. C <sub>6.0</sub> m.nK | pF    | 1,2      |

 $(\mathsf{T}_{\mathsf{OPER}}; \mathsf{V}_{\mathsf{DDQ}} = 1.14 - 1.3\mathsf{V}; \mathsf{V}_{\mathsf{DDCA}} = 1.14 - 1.3\mathsf{V}; \mathsf{V}_{\mathsf{DD1}} = 1.7 - 1.95\mathsf{V}, \mathsf{LPDDR2} - \mathsf{S4B} \; \mathsf{V}_{\mathsf{DD2}} = 1.14 - 1.3\mathsf{V})$ 

### NOTE:

1) This parameter applies to both die and package.



<sup>1)</sup> This parameter applies to both die and package.

2) This parameter is not subject to production test. It is verified by design and characterization. The capacitance is measured according to JEP147 (Procedure for measuring input capacitance using a vector network analyzer (VNA) with VDD1, VDD2, VDDQ, VSS, VSSCA, VSSQ applied and all other pins floating.

3) Absolute value of CCK - CCK.

4) CI applies to CS, CKE, CA0-CA9.

5) CDI = CI - 0.5 \* (CCK + CCK)

<sup>6)</sup> DM loading matches DQ and DQS.

<sup>7)</sup> MR3 I/O configuration DS OP3-OP0 = 0001B (34.3 Ohm typical)

<sup>8)</sup> Absolute value of CDQS and CDQS.
9) CDIO = CIO - 0.5 \* (CDQS + CDQS) in byte-lane.
10) CDI2 = CI2 - 0.25 \* (CCK\_t + CCK\_c)

# 15.0 IDD SPECIFICATION PARAMETERS AND TEST CONDITIONS 15.1 IDD Measurement Conditions

The following definitions are used within the IDD measurement tables:

 $LOW: \, V_{IN} \leq V_{IL}(DC) \; MAX$  $HIGH: V_{IN} \geq V_{IH}(DC) \ MIN$ 

STABLE: Inputs are stable at a HIGH or LOW level

SWITCHING: See Table 39 and Table 40.

Table 391 Definition of Switching for CA Input Signals

| [Table 39] | Delilillion of Sv                   | vitching for CA in                  | put Signais                         |                                     |                                     |                                     |                                     |                                     |
|------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
|            |                                     |                                     |                                     | Switching for                       | CA                                  |                                     |                                     |                                     |
|            | CK<br>(RISING) /<br>CK<br>(FALLING) | CK<br>(FALLING) /<br>CK<br>(RISING) |
| Cycle      |                                     | N                                   | N                                   | l <b>+1</b>                         | N                                   | l+2                                 | N                                   | l+3                                 |
| CS         | Н                                   | IGH                                 | HI                                  | GH                                  | H                                   | IGH                                 | H                                   | GH                                  |
| CA0        | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA1        | HIGH                                | HIGH                                | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                |
| CA2        | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA3        | HIGH                                | HIGH                                | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                |
| CA4        | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA5        | HIGH                                | HIGH                                | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                |
| CA6        | HIGH                                | LOW                                 | LOW                                 | Low                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA7        | HIGH                                | HIGH                                | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                |
| CA8        | HIGH                                | LOW                                 | LOW                                 | LOW                                 | LOW                                 | HIGH                                | HIGH                                | HIGH                                |
| CA9        | HIGH                                | HIGH                                | HIGH 2                              | Low C                               | tolowto                             | Low I                               | Low                                 | HIGH                                |

### NOTE:

1) CS must always be driven HIGH.
2) 50% of CA bus is changing between HIGH and LOW once per clock for the CA bus.
3) The above pattern (N, N+1, N+2, N+3...) is used continuously during IDD measurement for IDD values that require SWITCHING on the CA bus.

### [Table 40] Definition of Switching for IDD4R

| Clock   | CKE  | cs   | Clock Cycle Number | Command      | CA0-CA2 | CA3-CA9 | All DQ |
|---------|------|------|--------------------|--------------|---------|---------|--------|
| Rising  | HIGH | LOW  | N                  | Read_Rising  | HLH     | LHLHLHL | L      |
| Falling | HIGH | LOW  | N                  | Read_Falling | LLL     | LLLLLL  | L      |
| Rising  | HIGH | HIGH | N + 1              | NOP          | LLL     | LLLLLL  | Н      |
| Falling | HIGH | HIGH | N + 1              | NOP          | HLH     | HLHLLHL | L      |
| Rising  | HIGH | LOW  | N + 2              | Read_Rising  | HLH     | HLHLLHL | Н      |
| Falling | HIGH | LOW  | N + 2              | Read_Falling | ННН     | нннннн  | Н      |
| Rising  | HIGH | HIGH | N + 3              | NOP          | ННН     | нннннн  | Н      |
| Falling | HIGH | HIGH | N + 3              | NOP          | HLH     | LHLHLHL | L      |

#### NOTE:

- 1) Data strobe (DQS) is changing between HIGH and LOW every clock cycle.
- 2) The above pattern (N, N+1...) is used continuously during IDD measurement for IDD4R.



[Table 41] Definition of Switching for IDD4W

| Clock   | CKE  | cs   | Clock Cycle Number | Command       | CA0-CA2 | CA3-CA9 | All DQ |
|---------|------|------|--------------------|---------------|---------|---------|--------|
| Rising  | HIGH | LOW  | N                  | Write_Rising  | HLL     | LHLHLHL | L,     |
| Falling | HIGH | LOW  | N                  | Write_Falling | LLL     | LLLLLL  | L,     |
| Rising  | HIGH | HIGH | N + 1              | NOP           | LLL     | LLLLLL  | Н      |
| Falling | HIGH | HIGH | N + 1              | NOP           | HLH     | HLHLLHL | L      |
| Rising  | HIGH | LOW  | N + 2              | Write_Rising  | HLL     | HLHLLHL | Н      |
| Falling | HIGH | LOW  | N + 2              | Write_Falling | ННН     | нннннн  | Н      |
| Rising  | HIGH | HIGH | N + 3              | NOP           | ННН     | нннннн  | Н      |
| Falling | HIGH | HIGH | N + 3              | NOP           | HLH     | LHLHLHL | L      |

- Data strobe (DQS) is changing between HIGH and LOW every clock cycle.
   Data masking (DM) must always be driven LOW.
   The above pattern (N, N+1...) is used continuously during IDD measurement for IDD4W.

# 15.2 IDD Specifications

IDD values are for the entire operating voltage range and the standard and extended temperature ranges, unless otherwise noted.

### [Table 42] LPDDR2 IDD Specification Parameters and Operating Conditions

| Parameter/Condition                                                                             | Symbol               | Power Supply    | Units | Notes  |
|-------------------------------------------------------------------------------------------------|----------------------|-----------------|-------|--------|
| Operating one bank active-precharge current                                                     | IDD0 <sub>1</sub>    | VDD1            | mA    | 3,14   |
| $t_{CK} = t_{CK(avg)min}$ ; $t_{RC} = t_{RCmin}$ ;<br>CKE is HIGH;                              | IDD0 <sub>2</sub>    | VDD2            | mA    | 3,14   |
| CS is HIGH between valid commands; Address bus inputs are SWITCHING; Data bus inputs are STABLE | IDD0 <sub>IN</sub>   | VDDCA +<br>VDDQ | mA    | 3,4,14 |
| Idle power-down standby current:                                                                | IDD2P <sub>1</sub>   | VDD1            | mA    | 3,13   |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ; VIVIAN IAN ©                                        | IDD2P <sub>2</sub>   | VDD2            | mA    | 3,13   |
| CS is HIGH; All banks idle; Address bus inputs are SWITCHING; Data bus inputs are STABLE        | IDD2P <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,13 |
| Idle power-down standby current with clock stop:                                                | IDD2PS <sub>1</sub>  | VDD1            | mA    | 3,13   |
| CK =LOW, CK =HIGH;<br>CKE is LOW;                                                               | IDD2PS <sub>2</sub>  | VDD2            | mA    | 3,13   |
| CS is HIGH; All banks idle; Address bus inputs are SWITCHING; Data bus inputs are STABLE        | IDD2PS <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,13 |
| Idle non power-down standby current:                                                            | IDD2N <sub>1</sub>   | VDD1            | mA    | 3,14   |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;<br>CKE is HIGH;                                     | IDD2N <sub>2</sub>   | VDD2            | mA    | 3,14   |
| CS is HIGH; All banks idle; Address bus inputs are SWITCHING; Data bus inputs are STABLE        | IDD2N <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,14 |
| Idle non power-down standby current with clock stop:                                            | IDD2NS <sub>1</sub>  | VDD1            | mA    | 3,14   |
| CK=LOW, CK=HIGH;<br>CKE is HIGH:                                                                | IDD2NS <sub>2</sub>  | VDD2            | mA    | 3,14   |
| CS is HIGH; All banks idle; CA bus inputs are SWITCHING; Data bus inputs are STABLE             | IDD2NS <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,14 |



| Parameter/Condition                                                                                                    | Symbol               | Power Supply    | Units | Notes    |
|------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-------|----------|
| Active power-down standby current:                                                                                     | IDD3P <sub>1</sub>   | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;                                                                            | IDD3P <sub>2</sub>   | VDD2            | mA    | 3,14     |
| CKE is LOW; CS is HIGH; One bank active; Address bus inputs are SWITCHING; Data bus inputs are STABLE                  | IDD3P <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Active power-down standby current with clock stop:                                                                     | IDD3PS <sub>1</sub>  | VDD1            | mA    | 3,14     |
| CK=LOW, CK=HIGH;                                                                                                       | IDD3PS <sub>2</sub>  | VDD2            | mA    | 3,14     |
| CKE is LOW; CS is HIGH; One bank active; Address bus inputs are SWITCHING; Data bus inputs are STABLE                  | IDD3PS <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Active non power-down standby current:                                                                                 | IDD3N <sub>1</sub>   | VDD1            | mA    | 3,14     |
| $t_{CK} = t_{CK(avg)min}$ ;                                                                                            | IDD3N <sub>2</sub>   | VDD2            | mA    | 3,14     |
| CKE is HIGH; CS is HIGH; One bank active; Address bus inputs are SWITCHING; Data bus inputs are STABLE                 | IDD3N <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Active non power-down standby current with clock stop:                                                                 | IDD3NS <sub>1</sub>  | VDD1            | mA    | 3,14     |
| CK=LOW, CK=HIGH;<br>CKE is HIGH;                                                                                       | IDD3NS <sub>2</sub>  | VDD2            | mA    | 3,14     |
| CS is HIGH; One bank active; CA bus inputs are SWITCHING; Data bus inputs are STABLE                                   | IDD3NS <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Operating burst read current:                                                                                          | IDD4R <sub>1</sub>   | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;<br>CS is HIGH between valid commands;                                      | IDD4R <sub>2</sub>   | VDD2            | mA    | 3,14     |
| One bank active;                                                                                                       | IDD4R <sub>IN</sub>  | VDDCA           | mA    | 3,14     |
| BL = 4; RL = RLmin; Address bus inputs are SWITCHING; 50% data change each burst transfer                              | IDD4R <sub>Q</sub>   | VDDQ            | mA    | 3,6,14   |
| Operating burst write current:                                                                                         | IDD4W <sub>1</sub>   | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;<br><del>CS</del> is HIGH between valid commands;                           | IDD4W <sub>2</sub>   | VDD2            | mA    | 3,14     |
| One bank active; BL = 4; WL = WLmin; Address bus inputs are SWITCHING; 50% data change each burst transfer             | IDD4W <sub>IN</sub>  | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| All Bank Refresh Burst current:                                                                                        | IDD5 <sub>1</sub>    | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;<br>CKE is HIGH between valid commands;                                     | IDD5 <sub>2</sub>    | VDD2            | mA    | 3,14     |
| t <sub>RC</sub> = t <sub>RFCabmin</sub> ; Burst refresh; Address bus inputs are SWITCHING; Data bus inputs are STABLE; | IDD5 <sub>IN</sub>   | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| All Bank Refresh Average current:                                                                                      | IDD5AB <sub>1</sub>  | VDD1            | mA    | 3,14     |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ; CKE is HIGH between valid commands;                                        | IDD5AB <sub>2</sub>  | VDD2            | mA    | 3,14     |
| t <sub>RC</sub> = t <sub>REFI</sub> ; Address bus inputs are SWITCHING; Data bus inputs are STABLE;                    | IDD5AB <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 3,4,14   |
| Per Bank Refresh Average current:                                                                                      | IDD5PB <sub>1</sub>  | VDD1            | mA    | 1,3,14   |
| t <sub>CK</sub> = t <sub>CK(avg)min</sub> ;<br>CKE is HIGH between valid commands;                                     | IDD5PB <sub>2</sub>  | VDD2            | mA    | 1,3,14   |
| t <sub>RC</sub> = t <sub>REFI</sub> /8;<br>Address bus inputs are SWITCHING;<br>Data bus inputs are STABLE;            | IDD5PB <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 1,3,4,14 |



| Parameter/Condition                                                 | Symbol             | Power Supply    | Units | Notes               |
|---------------------------------------------------------------------|--------------------|-----------------|-------|---------------------|
| Self refresh current (Standard Temperature Range): CK=LOW, CK=HIGH; | IDD6 <sub>1</sub>  | VDD1            | mA    | 2,3,8,9,10,1<br>3   |
| CKE is LOW;<br>Address bus inputs are STABLE;                       | IDD6 <sub>2</sub>  | VDD2            | mA    | 2,3,8,9,10,1<br>3   |
| Data bus inputs are STABLE; Maximum 1x Self-Refresh Rate;           | IDD6 <sub>IN</sub> | VDDCA +<br>VDDQ | mA    | 2,3,4,8,9,10<br>,13 |
|                                                                     | IDD8 <sub>1</sub>  | VDD1            | uA    | 3,11, 12,13         |
| Deep Power-Down current: Address bus inputs are STABLE;             | IDD8 <sub>2</sub>  | VDD2            | uA    | 3,11, 12,13         |
| Data bus inputs are STABLE;                                         | IDD8 <sub>IN</sub> | VDDCA +<br>VDDQ | uA    | 3,4,11,<br>12,13    |

#### NOTE:

- 1) Per Bank Refresh only applicable for LPDDR2-S4 devices of 1Gb or higher densities.
- 2) This is the general definition that applies to full array Self Refresh. Refer to Table 44, IDD6 Partial Array Self-Refresh Current for details of Partial Array Self Refresh IDD6 specification.
- 3) IDD values published are the maximum of the distribution of the arithmetic mean.
- 4) Measured currents are the summation of VDDQ and VDDCA.
- 5) To calculate total current consumption, the currents of all active operations must be considered.
- 6) Guaranteed by design with Un-termination and 5pF output loading cap.
- 7) IDD current specifications are tested after the device is properly initialized.
- 8) In addition, supplier data sheets may include additional Self Refresh IDD values for temperature subranges within the Standard or Extended Temperature Ranges.
- 9) 1x Self-Refresh Rate is the rate at which the LPDDR2-S4 device is refreshed internally during Self-Refresh in the Standard Temperature range.
- 10) IDD6 85°C is guaranteed, IDD6 45°C is typical values.
- 11) IDD8 85°C is guaranteed, IDD8 45°C is typical values.

  12) DPD (Deep Power Down) function is an optional feature, and it will be enabled upon request. Please contact Samsung for more information.
- 13) These specification values are under same condition of the both chips selected at the same time.
- 14) These specification values are under IDD2PS condition of the other unselected chip.





# 15.3 IDD Spec Table

### [Table 43] IDD Specification for 8Gb DDP LPDDR2-S4B

|         |                      | Power           |               | VDD2=1.2V (S4B)  |       |        |
|---------|----------------------|-----------------|---------------|------------------|-------|--------|
| Sy      | mbol                 | Supply          |               | M x32 2/CS, 2CKE | Units | Notes  |
|         |                      |                 | 1066Mbps      | 800Mbps          |       |        |
|         | IDD0 <sub>1</sub>    | VDD1            | 8.5           | 8.5              | mA    | 3,14   |
| IDD0    | IDD0 <sub>2</sub>    | VDD2            | 56.1          | 46.1             | mA    | 3,14   |
|         | IDD0 <sub>IN</sub>   | VDDCA +<br>VDDQ | 6.1           | 6.1              | mA    | 3,4,14 |
|         | IDD2P <sub>1</sub>   | VDD1            | 1.0           | 1.0              | mA    | 3,13   |
| IDD2P   | IDD2P <sub>2</sub>   | VDD2            | 2.2           | 2.2              | mA    | 3,13   |
|         | IDD2P <sub>IN</sub>  | VDDCA +<br>VDDQ | 0.2           | 0.2              | mA    | 3,4,13 |
|         | IDD2PS <sub>1</sub>  | VDD1            | 1.0           | 1.0              | mA    | 3,13   |
| IDD2PS  | IDD2PS <sub>2</sub>  | VDD2            | 2.2           | 2.2              | mA    | 3,13   |
|         | IDD2PS <sub>IN</sub> | VDDCA +<br>VDDQ | 0.2           | 0.2              | mA    | 3,4,13 |
|         | IDD2N <sub>1</sub>   | VDD1            | 1.5           | 1.5              | mA    | 3,14   |
| IDD2N   | IDD2N <sub>2</sub>   | VDD2            | 14.1          | 11.1             | mA    | 3,14   |
|         | IDD2N <sub>IN</sub>  | VDDCA +<br>VDDQ | 5.1           | 5.1              | mA    | 3,4,14 |
|         | IDD2NS <sub>1</sub>  | VDD1            | 1.5           | 1.5              | mA    | 3,14   |
| IDD2NS  | IDD2NS <sub>2</sub>  | VDD2            | 7.1           | 6.1              | mA    | 3,14   |
|         | IDD2NS <sub>IN</sub> | VDDCA +<br>VDDQ | 5.1           | 5.1              | mA    | 3,4,14 |
|         | IDD3P <sub>1</sub>   | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD3P   | IDD3P <sub>2</sub>   | VDD2            | . an 5.1 to - | top. 5.10 m. h   | mA    | 3,14   |
|         | IDD3P <sub>IN</sub>  | VDDCA +<br>VDDQ | 0.2           | 0.2              | mA    | 3,4,14 |
|         | IDD3PS <sub>1</sub>  | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD3PS  | IDD3PS <sub>2</sub>  | VDD2            | 5.1           | 5.1              | mA    | 3,14   |
|         | IDD3PS <sub>IN</sub> | VDDCA +<br>VDDQ | 0.2           | 0.2              | mA    | 3,4,14 |
|         | IDD3N <sub>1</sub>   | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD3N   | IDD3N <sub>2</sub>   | VDD2            | 17.1          | 13.1             | mA    | 3,14   |
|         | IDD3N <sub>IN</sub>  | VDDCA +<br>VDDQ | 5.1           | 5.1              | mA    | 3,4,14 |
|         | IDD3NS <sub>1</sub>  | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD3NS  | IDD3NS <sub>2</sub>  | VDD2            | 8.1           | 7.1              | mA    | 3,14   |
|         | IDD3NS <sub>IN</sub> | VDDCA +<br>VDDQ | 5.1           | 5.1              | mA    | 3,4,14 |
|         | IDD4R <sub>1</sub>   | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD4R   | IDD4R <sub>2</sub>   | VDD2            | 171.1         | 131.1            | mA    | 3,14   |
| א+ַעטוו | IDD4R <sub>IN</sub>  | VDDCA           | 5.05          | 5.05             | mA    | 3,14   |
|         | IDD4R <sub>Q</sub>   | VDDQ            | 140.05        | 110.05           | mA    | 3,6,14 |
|         | IDD4W <sub>1</sub>   | VDD1            | 2.5           | 2.5              | mA    | 3,14   |
| IDD4W   | IDD4W <sub>2</sub>   | VDD2            | 171.1         | 131.1            | mA    | 3,14   |
|         | IDD4W <sub>IN</sub>  | VDDCA +<br>VDDQ | 13.1          | 13.1             | mA    | 3,4,14 |



|        |                    |                  | _               | VDD2=1         | .2V (S4B)        |       |                 |
|--------|--------------------|------------------|-----------------|----------------|------------------|-------|-----------------|
| S      | ymbol              |                  | Power<br>Supply | 128M x32 + 128 | M x32 2/CS, 2CKE | Units | Notes           |
|        |                    |                  | Supply          | 1066Mbps       | 800Mbps          |       |                 |
|        | IDD                | )5 <sub>1</sub>  | VDD1            | 15.5           | 15.5             | mA    | 3,14            |
| IDD5   | IDD                | )5 <sub>2</sub>  | VDD2            | 131.1          | 131.1            | mA    | 3,14            |
|        | IDD                | 5 <sub>IN</sub>  | VDDCA +<br>VDDQ | 5.1            | 5.1              | mA    | 3,4,14          |
|        | IDD5               | AB <sub>1</sub>  | VDD1            | 3.5            | 3.5              | mA    | 3,14            |
| IDD5AB | IDD5               | AB <sub>2</sub>  | VDD2            | 14.1           | 14.1             | mA    | 3,14            |
|        | IDD5/              | AB <sub>IN</sub> | VDDCA +<br>VDDQ | 5.1            | 5.1              | mA    | 3,4,14          |
|        | IDD5               |                  | VDD1            | 3.5 3.5        |                  | mA    | 1,3,14          |
| IDD5PB | IDD5               | PB <sub>2</sub>  | VDD2            | 23.1 23.1      |                  | mA    | 1,3,14          |
|        | IDD5I              | PB <sub>IN</sub> | VDDCA +<br>VDDQ | 5.1            | 5.1              | mA    | 1,3,4,14        |
|        | IDD6 <sub>1</sub>  | 45°C             | VDD1            | 0              | .36              | mA    | 2,3,8,9,10,13   |
|        | 10001              | 85°C             | וטטי            | 1              | 1.8              | IIIA  | 2,3,0,9,10,13   |
| IDD6   | IDD6 <sub>2</sub>  | 45°C             | VDD2            |                | 1.6              | mA    | 2,3,8,9,10,13   |
| 1220   |                    | 85°C             | V 0 0 2         | 6              | 5.8              |       | 2,0,0,0,10,10   |
|        | IDD6 <sub>IN</sub> | 45°C             | VDDCA +         |                | .04              | mA    | 2,3,4,8,9,10,13 |
|        |                    | 85°C             | VDDQ            |                | ).2              |       | , , , , , ,     |
|        | IDD8 <sub>1</sub>  | 45°C             | VDD1            | 20             |                  | uA    | 3,11,12,13      |
|        |                    | 85°C             |                 |                | 40               |       |                 |
| IDD8   | IDD8 <sub>2</sub>  | 45°C             | VDD2            |                | 50               | uA    | 3,11,12,13      |
|        |                    | 85°C             |                 | 100            |                  |       |                 |
|        | IDD8 <sub>IN</sub> | 45°C             | VDDCA +         |                | 30               | uA    | 3,4,11,12,13    |
|        |                    | 85°C             | VDDQ            |                | 60               |       |                 |

### [Table 44] IDD6 Partial Array Self-Refresh Current

|                            |            |              | 8Gb DDP 2 | 2/CS, 2CKE |    |
|----------------------------|------------|--------------|-----------|------------|----|
| Parameter                  |            |              | LPDDF     | Unit       |    |
|                            |            |              | 45°C      | 85°C       |    |
|                            |            | VDD1         | 360       | 1800       |    |
|                            | Full Array | VDD2         | 1600      | 6800       | uA |
|                            |            | VDDCA + VDDQ | 40        | 200        |    |
|                            |            | VDD1         | 320       | 1400       |    |
|                            | 1/2 Array  | VDD2         | 1120      | 4800       | uA |
| IDD6 Partial Array         |            | VDDCA + VDDQ | 40        | 200        |    |
| Self-Refresh Current (max) |            | VDD1         | 280       | 1200       |    |
|                            | 1/4 Array  | VDD2         | 760       | 3600       | uA |
|                            |            | VDDCA + VDDQ | 40        | 200        |    |
|                            |            | VDD1         | 240       | 1100       |    |
|                            | 1/8 Array  | VDD2         | 600       | 3000       | uA |
|                            |            | VDDCA + VDDQ | 40        | 200        |    |



<sup>1)</sup> See Table 42, LPDDR2 IDD Specification Parameters and Operating Conditions for notes.

<sup>1)</sup> IDD6  $85^{\circ}$ C is the maximum and IDD6  $45^{\circ}$ C is typical of the distribution of the arithmetic mean.

# 16.0 ELECTRICAL CHARACTERISTICS AND AC TIMING

# 16.1 Clock Specification

The jitter specified is a random jitter meeting a Gaussian distribution. Input clocks violating the min/max values may result in malfunction of the LPDDR2 device

### 16.1.1 Definition for tCK(avq) and nCK

tCK(avg) is calculated as the average clock period across any consecutive 200 cycle window, where each clock period is calculated from rising edge to rising edge.

$$tCK(avg) = \left(\sum_{j=1}^{N} tCK_{j}\right)/N$$

$$where \qquad N = 200$$

Unit 'tCK(avg)' represents the actual clock average tCK(avg) of the input clock under operation. Unit 'nCK' represents one clock cycle of the input clock, counting the actual clock edges.

tCK(avg) may change by up to +/-1% within a 100 clock cycle window, provided that all jitter and timing specs are met.

### 16.1.2 Definition for tCK(abs)

t<sub>CK</sub>(abs) is defined as the absolute clock period, as measured from one rising edge to the next consecutive rising edge. t<sub>CK</sub>(abs) is not subject to production test.

### 16.1.3 Definition for tCH(avg) and tCL(avg)

 $\mathbf{t}_{\text{CH}}$ (avg) is defined as the average high pulse width, as calculated across any consecutive 200 high pulses.

$$tCH(avg) = \left(\sum_{j=1}^{N} tCH_{j}\right) / (N \times tCK(avg))$$

$$where \qquad N = 200$$

t<sub>CI</sub> (avg) is defined as the average low pulse width, as calculated across any consecutive 200 low pulses.

$$tCL(avg) = \left(\sum_{j=1}^{N} tCL_{j}\right) / (N \times tCK(avg))$$

$$where \qquad N = 200$$

## 16.1.4 Definition for tJIT(per)

t<sub>.IIT</sub>(per) is the single period jitter defined as the largest deviation of any signal tCK from tCK(avg).

 $\mathbf{t}_{.IIT}(per) = Min/max \text{ of } \{tCK_i - tCK(avg) \text{ where } i = 1 \text{ to } 200\}.$ 

t<sub>.IIT</sub>(per),act is the actual clock jitter for a given system.

t<sub>JIT</sub>(per),allowed is the specified allowed clock period jitter.

t<sub>.IIT</sub>(per) is not subject to production test.



### 16.1.5 Definition for tJIT(cc)

tJIT(cc) is defined as the absolute difference in clock period between two consecutive clock cycles.

 $\mathbf{t}_{J|T}(cc) = \text{Max of } |\{tCK_{i+1} - tCK_i\}|.$ 

 $\mathbf{t}_{\mathsf{JIT}}(\mathsf{cc})$  defines the cycle to cycle jitter.

t<sub>JIT</sub>(cc) is not subject to production test.

### 16.1.6 Definition for tERR(nper)

 $\mathbf{t}_{\mathsf{ERR}}(\mathsf{nper})$  is defined as the cumulative error across n multiple consecutive cycles from tCK(avg).

t<sub>FRR</sub>(nper),act is the actual clock jitter over n cycles for a given system.

 $\mathbf{t}_{\mathsf{ERR}}$ (nper),allowed is the specified allowed clock period jitter over n cycles.

 $\mathbf{t}_{\mathsf{ERR}}(\mathsf{nper})$  is not subject to production test.

$$ERR(nper) = \left(\sum_{j=i}^{1+n-1} tCK_j\right) - n \times tCK(avg)$$

 $\mathbf{t}_{\mathsf{ERR}}$ (nper),min can be calculated by the formula shown below:

$$tERR(nper)$$
,  $min = (1 + 0.68LN(n)) \times tJIT(per)$ ,  $min$ 

 $\mathbf{t}_{\mathsf{ERR}}$ (nper),max can be calculated by the formula shown below

$$tERR(nper)$$
,  $max = (1 + 0.68LN(n)) \times tJIT(per)$ ,  $max$ 

Using these equations,  $\mathbf{t}_{\text{ERR}}$ (nper) tables can be generated for each  $\mathbf{t}_{\text{IIT}}$ (per),act value.

### 16.1.7 Definition for duty cycle jitter tJIT(duty)

t<sub>.IIT</sub>(duty) is defined with absolute and average specification of tCH / tCL.

 $tJIT(duty), min = MIN((tCH(abs), min - tCH(avg), min), (tCL(abs), min - tCL(avg), min)) \times tCK(avg)$ 

tJIT(duty),  $max = MAX((tCH(abs), max - tCH(avg), max), (tCL(abs), max - tCL(avg), max)) \times tCK(avg)$ 

### 16.1.8 Definition for tCK(abs), tCH(abs) and tCL(abs)

These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times

[Table 45] Definition for tCK(abs), tCH(abs), and tCL(abs)

| Parameter                       | Symbol                | Min                                         | Unit     |
|---------------------------------|-----------------------|---------------------------------------------|----------|
| Absolute Clock Period           | tCK(abs)              | tCK(avg).min + tJIT(per).min                | ps       |
| Absolute Clock HIGH Pulse Width | t <sub>CH</sub> (abs) | tCH(avg),min + tJIT(duty),min / tCK(avg)min | tCK(avg) |
| Absolute Clock LOW Pulse Width  | t <sub>CL</sub> (abs) | tCL(avg),min + tJIT(duty),min / tCK(avg)min | tCK(avg) |

### NOTE:

2) tJIT(duty),min is a negative value.



<sup>1)</sup> tCK(avg),min is expressed as ps for this table.

### 16.2 Period Clock Jitter

LPDDR2 devices can tolerate some clock period jitter without core timing parameter de-rating. This section describes device timing requirements in the presence of clock period jitter (tJIT(per)) in excess of the values found in Table 47, LPDDR2 AC Timing Table and how to determine cycle time de-rating and clock cycle de-rating.

### 16.2.1 Clock period jitter effects on core timing parameters

(tRCD, tRP, tRTP, tWR, tWRA, tWTR, tRC, tRAS, tRRD, tFAW)

Core timing parameters extend across multiple clock cycles. Period clock jitter will impact these parameters when measured in numbers of clock cycles. When the device is operated with clock jitter within the specification limits, the LPDDR2 device is characterized and verified to support tnPARAM = RU{tPARAM / tCK(avg)}.

When the device is operated with clock jitter outside specification limits, the number of clocks or tCK(avg) may need to be increased based on the values for each core timing parameter.

#### NOTE:

1) tFAW is only applied in devices with 8 banks.

### 16.2.1.1 Cycle time de-rating for core timing parameters

For a given number of clocks (tnPARAM), for each core timing parameter, average clock period (tCK(avg)) and actual cumulative period error (tERR(tnPARAM),act) in excess of the allowed cumulative period error (tERR(tnPARAM),allowed), the equation below calculates the amount of cycle time de-rating (in ns) required if the equation results in a positive value for a core timing parameter (tCORE).

$$Cycle Time Derating = MAX \left\{ \left( \frac{tPARAM + tERR(tnPARAM), act - tERR(tnPARAM), allowed}{tnPARAM} - tCK(avg) \right), 0 \right\}$$

A cycle time derating analysis should be conducted for each core timing parameter. The amount of cycle time derating required is the maximum of the cycle time de-ratings determined for each individual core timing parameter.

### 16.2.1.2 Clock Cycle de-rating for core timing parameters

For a given number of clocks (tnPARAM) for each core timing parameter, clock cycle de-rating should be specified with amount of period jitter (tJIT(per)). For a given number of clocks (tnPARAM), for each core timing parameter, average clock period (tCK(avg)) and actual cumulative period error (tERR(tnPARAM),act) in excess of the allowed cumulative period error (tERR(tnPARAM),allowed), the equation below calculates the clock cycle derating (in clocks) required if the equation results in a positive value for a core timing parameter (tCORE).

$$ClockCycleDerating = RU \left\{ \frac{tPARAM + tERR(tnPARAM), act - tERR(tnPARAM), allowed}{tCK(avg)} \right\} - tnPARAM$$

A clock cycle de-rating analysis should be conducted for each core timing parameter.

### 16.2.2 Clock jitter effects on Command/Address timing parameters

(tIS, tIH, tISCKE, tIHCKE, tISb, tIHb, tISCKEb, tIHCKEb)

These parameters are measured from a command/address signal (CKE, CS, CA0 - CA9) transition edge to its respective clock signal (CK/CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per)), as the setup and hold are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values shall be met.



### 16.2.3 Clock jitter effects on Read timing parameters

### 16.2.3.1 tRPRE

When the device is operated with input clock jitter, tRPRE needs to be de-rated by the actual period jitter (tJIT(per),act,max) of the input clock in excess of the allowed period jitter (tJIT(per),allowed,max). Output de-ratings are relative to the input clock.

$$tRPRE(min, derated) = 0.9 - \left(\frac{tJIT(per), act, max - tJIT(per), allowed, max}{tCK(avg)}\right)$$

For example

if the measured jitter into a LPDDR2-800 device has tCK(avg) = 2500 ps, tJIT(per),act,min = -172 ps and tJIT(per),act,max = + 193 ps, then tRPRE.min,derated = 0.9 - (tJIT(per),act,max - tJIT(per),allowed,max)/tCK(avg) = 0.9 - (193 - 100)/2500= .8628 tCK(avg)

### 16.2.3.2 tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS)

These parameters are measured from a specific clock edge to a data signal (DMn, DQm.: n=0,1,2,3. m=0 -31) transition and will be met with respect to that clock edge. Therefore, they are not affected by the amount of clock jitter applied (i.e. tJIT(per).

### 16.2.3.3 tQSH, tQSL

These parameters are affected by duty cycle jitter which is represented by tCH(abs)min and tCL(abs)min. Therefore tQSH(abs)min and tQSL(abs)min can be specified with tCH(abs)min and tCL(abs)min.

tQSH(abs)min = tCH(abs)min - 0.05

tQSL(abs)min = tCL(abs)min - 0.05

These parameters determine absolute Data-Valid window at the LPDDR2 device pin.

Absolute min data-valid window @LPDDR2 device pin =

min { (tQSH(abs)min \* tCK(avg)min - tDQSQmax - tQHSmax), (tQSL(abs)min \* tCK(avg)min - tDQSQmax - tQHSmax) }

This minimum data-valid window shall be met at the target frequency regardless of clock jitter.

### 16.2.3.4 tRPST

tRPST is affected by duty cycle jitter which is represented by tCL(abs). Therefore tRPST(abs)min can be specified by tCL(abs)min. tRPST(abs)min = tCL(abs)min - 0.05 = tQSL(abs)min

### 16.2.4 Clock jitter effects on Write timing parameters

### 16.2.4.1 tDS, tDH

These parameters are measured from a data signal (DMn, DQm.: n=0,1,2,3. m=0 -31) transition edge to its respective data strobe signal (DQSn, DQSn: n=0,1,2,3) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per), as the setup and hold are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values shall be met.

### 16.2.4.2 tDSS, tDSH

These parameters are measured from a data strobe signal (DQSx, DQSx) crossing to its respective clock signal (CK/CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per)), as the setup and hold are relative to the clock signal crossing that latches the command/ address. Regardless of clock jitter values, these values shall be met.



### 16.2.4.3 tDQSS

This parameter is measured from a data strobe signal (DQSx, DQSx) crossing to the subsequent clock signal (CK/CK) crossing. When the device is operated with input clock jitter, this parameter needs to be de-rated by the actual period jitter tJIT(per), act of the input clock in excess of the allowed period jitter tJIT(per),allowed.

$$tDQSS(min, derated) = 0.75 - \frac{tJIT(per), act, min - tJIT(per), allowed, min}{tCK(avg)}$$

$$tDQSS(max, derated) = 1.25 - \frac{tJIT(per), act, max - tJIT(per), allowed, max}{tCK(avg)}$$

For example,

if the measured jitter into a LPDDR2-800 device has tCK(avg)= 2500 ps, tJIT(per),act,min = -172 ps and tJIT(per),act,max= + 193 ps, then tDQSS,(min,derated) = 0.75 - (tJIT(per),act,min - tJIT(per),allowed,min)/tCK(avg) = 0.75 - (-172 + 100)/2500 = .7788 tCK(avg)

tDQSS,(max,derated) = 1.25 - (tJIT(per),act,max - tJIT(per),allowed,max)/tCK(avg) = 1.25 - (193 - 100)/2500 = 1.2128 tCK(avg)

# 16.3 LPDDR2-S4 Refresh Requirement per Device Density

### [Table 46] LPDDR2-S4 Refresh Requirement Parameters (per density)

| Parameter                                            |         | Symbol               | 4 Gb   | Unit |
|------------------------------------------------------|---------|----------------------|--------|------|
| Number of Banks                                      |         |                      | 8      |      |
| Refresh Window<br>Tcase ≤ 85°C                       |         | t <sub>REFW</sub>    | 32     | ms   |
| Required number of REFRESH commands (min)            | AA      | R                    | 8,192  |      |
| average time<br>between REFRESH commands             | REFab   | t <sub>REFI</sub>    | 3.9    | us   |
| (for reference only) Tcase ≤ 85°C                    | REFpb   | t <sub>REFlipb</sub> | 0.4875 | us   |
| Refresh Cycle time                                   | vivian. | 9 n @ t tRFCab t o n | 130 C  | ns   |
| Per Bank Refresh Cycle time                          |         | t <sub>RFCpb</sub>   | 60     | ns   |
| Burst Refresh Window<br>= 4 x 8 x t <sub>RFCab</sub> |         | t <sub>REFBW</sub>   | 4.16   | us   |



# 16.4 AC Timings

### [Table 47] LPDDR2 AC Timing Table

| B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                | min               | min t               | LPD                           | DR2                                                                                                                                  |                      |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------|---------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Symbol                                           | max               | min t <sub>CK</sub> | 1066                          | 800                                                                                                                                  | Unit                 |  |
| Max. Frequency*4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                  | ~                 |                     | 533                           | 400                                                                                                                                  | MHz                  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Clock                                            | Timing            |                     |                               |                                                                                                                                      |                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  | min               |                     | 1.875                         | 2.5                                                                                                                                  |                      |  |
| Average Clock Period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | t <sub>CK</sub> (avg)                            | max               |                     | 10                            | 00                                                                                                                                   | ns                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  | min               |                     | 0.4                           | 45                                                                                                                                   | . ,                  |  |
| Average high pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | t <sub>CH</sub> (avg)                            | max               |                     | 0.6                           | 55                                                                                                                                   | t <sub>CK</sub> (avg |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  | min               |                     | 0.4                           | 45                                                                                                                                   |                      |  |
| Average low pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | t <sub>CL</sub> (avg)                            | max               |                     | 0.9                           | 55                                                                                                                                   | t <sub>CK</sub> (avç |  |
| Absolute Clock Period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t <sub>CK</sub> (abs)                            | min               |                     | t <sub>CK</sub> (avg)min -/-  | + t <sub>JIT</sub> (per), min                                                                                                        | ps                   |  |
| Absolute clock HIGH pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t <sub>CH</sub> (abs),                           | min               |                     | 0.4                           | 43                                                                                                                                   |                      |  |
| (with allowed jitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | allowed                                          | max               |                     | 0.5                           | <br>57                                                                                                                               | t <sub>CK</sub> (av  |  |
| Absolute clock LOW pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | t <sub>CL</sub> (abs),                           | min               |                     | 0.0                           | 43                                                                                                                                   |                      |  |
| (with allowed jitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | allowed                                          | max               |                     | 0.                            | <br>57                                                                                                                               | t <sub>CK</sub> (avູ |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t <sub>JIT</sub> (per),                          | min               |                     | -90                           | -100                                                                                                                                 |                      |  |
| Clock Period Jitter (with allowed jitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | allowed                                          | max               |                     | 90                            | 100                                                                                                                                  | ps                   |  |
| Maximum Clock Jitter between two consecutive clock cycles (with allowed jitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t <sub>JIT</sub> (cc),<br>allowed                | max               |                     | 180                           | 200                                                                                                                                  | ps                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  |                   |                     | min((t <sub>CH</sub> (abs),mi | ı————<br>n - t <sub>CH</sub> (avg),min),                                                                                             |                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  | min               |                     | (t <sub>CL</sub> (abs),min -  |                                                                                                                                      | ps                   |  |
| Duty cycle Jitter (with allowed jitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | t <sub>JIT</sub> (duty),                         |                   |                     | t <sub>CK</sub> (             | avg)                                                                                                                                 |                      |  |
| Duty cycle stitler (with allowed stitler)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | allowed                                          | max               |                     | (t <sub>CL</sub> (abs),max -  | $\begin{split} & \max((t_{CH}(abs),max - t_{CH}(avg),max), \\ & (t_{CL}(abs),max - t_{CL}(avg),max)) * \\ & t_{CK}(avg) \end{split}$ |                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  | main              |                     | -132                          | I                                                                                                                                    |                      |  |
| Cumulative error across 2 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>ERR</sub> (2per),<br>allowed              | min               | - tor               | 132                           | -147                                                                                                                                 | ps                   |  |
| V 1 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                  | max               |                     |                               | 147                                                                                                                                  |                      |  |
| Cumulative error across 3 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>ERR</sub> (3per),<br>allowed              | min               |                     | -157                          | -175                                                                                                                                 | ps                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | anowed                                           | max               |                     | 157                           | 175                                                                                                                                  |                      |  |
| Cumulative error across 4 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>ERR</sub> (4per),<br>allowed              | min               |                     | -175                          | -194                                                                                                                                 | ps                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | allowed                                          | max               |                     | 175                           | 194                                                                                                                                  |                      |  |
| Cumulative error across 5 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>ERR</sub> (5per) <sub>,</sub>             | min               |                     | -188                          | -209                                                                                                                                 | ps                   |  |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | allowed                                          | max               |                     | 188                           | 209                                                                                                                                  | '                    |  |
| Cumulative error across 6 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>ERR</sub> (6per),                         | min               |                     | -200                          | -222                                                                                                                                 | ps                   |  |
| 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | allowed                                          | max               |                     | 200                           | 222                                                                                                                                  | , ,                  |  |
| Cumulative error across 7 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>ERR</sub> (7per),                         | min               |                     | -209                          | -232                                                                                                                                 | ps                   |  |
| Carridiante Citor across 7 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | allowed                                          | max               |                     | 209                           | 232                                                                                                                                  | μs                   |  |
| Cumulativo orrar person 9 avalen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>ERR</sub> (8per),                         | min               |                     | -217                          | -241                                                                                                                                 | 200                  |  |
| Cumulative error across 8 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | allowed                                          | max               |                     | 217                           | 241                                                                                                                                  | ps                   |  |
| Ourself the same of the same o | t <sub>ERR</sub> (9per)                          | min               |                     | -224                          | -249                                                                                                                                 |                      |  |
| Cumulative error across 9 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | allowed                                          | max               |                     | 224                           | 249                                                                                                                                  | ps                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t <sub>ERR</sub> (10per)                         | min               |                     | -231                          | -257                                                                                                                                 |                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t <sub>ERR</sub> (10per) <sub>,</sub><br>allowed | max               |                     | 231                           | 257                                                                                                                                  | ps                   |  |
| Cumulative error across 10 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                  | 100               | l .                 |                               |                                                                                                                                      | +                    |  |
| Cumulative error across 10 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                  | min               |                     | -237                          | -263                                                                                                                                 |                      |  |
| Cumulative error across 10 cycles  Cumulative error across 11 cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | t <sub>ERR</sub> (11per),                        |                   |                     |                               |                                                                                                                                      | ps                   |  |
| ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>ERR</sub> (11per) <sub>,</sub>            | min<br>max<br>min |                     | -237<br>237<br>-242           | -263<br>263<br>-269                                                                                                                  | ps                   |  |



| Demonstructure.                                 | 0b                      | min                    | min 4               | LP                                  | 11:::*                              |                     |  |
|-------------------------------------------------|-------------------------|------------------------|---------------------|-------------------------------------|-------------------------------------|---------------------|--|
| Parameter                                       | Symbol                  | max                    | min t <sub>CK</sub> | 1066                                | Unit                                |                     |  |
| Cumulative error across n = 13, 14 49, 50       | t <sub>ERR</sub> (nper) | min                    |                     | tERR(nper),all<br>0.68ln(n)) * tJIT |                                     |                     |  |
| cycles                                          | allowed                 | max                    |                     |                                     | owed, max = (1 + per), allowed, max | ps                  |  |
|                                                 | ZQ Calibratio           | n Paramete             | rs                  |                                     |                                     |                     |  |
| Initialization Calibration Time*14              | t <sub>ZQINIT</sub>     | min                    |                     |                                     | 1                                   | us                  |  |
| Full Calibration Time*14                        | tzqcL                   | min                    | 6                   | ;                                   | 360                                 | ns                  |  |
| Short Calibration Time <sup>*14</sup>           | tzqcs                   | min                    | 6                   |                                     | 90                                  | ns                  |  |
| Calibration Reset Time <sup>*14</sup>           | t <sub>ZQRESET</sub>    | min                    | 3                   |                                     | 50                                  | ns                  |  |
|                                                 | Read Para               | ameters*11             |                     |                                     |                                     |                     |  |
| DQS output access time from CK/CK#              | toooy                   | min                    |                     | 2                                   | 2500                                | no                  |  |
| DQS output access time from CiviCity            | <sup>t</sup> DQSCK      | max                    |                     | 5                                   | 5500                                | ps                  |  |
| DQSCK Delta Short*15                            | t <sub>DQSCKDS</sub>    | max                    |                     | 330                                 | 450                                 | ps                  |  |
| DQSCK Delta Medium*16                           | t <sub>DQSCKDM</sub>    | max                    |                     | 680                                 | 900                                 | ps                  |  |
| DQSCK Delta Long*17                             | t <sub>DQSCKDL</sub>    | max                    |                     | 920                                 | 1200                                | ps                  |  |
| DQS - DQ skew                                   | t <sub>DQSQ</sub>       | max                    |                     | 200                                 | 240                                 | ps                  |  |
| Data hold skew factor                           | t <sub>QHS</sub>        | max                    |                     | 230                                 | 280                                 | ps                  |  |
| DQS Output High Pulse Width                     | t <sub>QSH</sub>        | min                    |                     | t <sub>CH</sub> (at                 | os) - 0.05                          | t <sub>CK</sub> (a  |  |
| DQS Output Low Pulse Width                      | t <sub>QSL</sub>        | min                    |                     | t <sub>CL</sub> (ab                 | t <sub>CK</sub> (a                  |                     |  |
| Data Half Period                                | t <sub>QHP</sub>        | min                    |                     | min(t <sub>Q</sub>                  | <sub>ISH</sub> , t <sub>QSL</sub> ) | t <sub>CK</sub> (a  |  |
| DQ / DQS output hold time from DQS              | $t_{QH}$                | min                    |                     | t <sub>QHF</sub>                    | o - t <sub>QHS</sub>                | ps                  |  |
| Read preamble*11,*12                            | t <sub>RPRE</sub>       | min                    |                     |                                     | 0.9                                 | t <sub>CK</sub> (a  |  |
| Read postamble*11,*13                           | t <sub>RPST</sub>       | min                    |                     | t <sub>CL</sub> (ab                 | os) - 0.05                          | t <sub>CK</sub> (a  |  |
| DQS low-Z from clock*11                         | t <sub>LZ(DQS)</sub>    | min                    | 4                   | t <sub>DQSCK</sub>                  | <sub>(MIN)</sub> - 300              | ps                  |  |
| DQ low-Z from clock*11                          | t <sub>LZ(DQ)</sub>     | W <sub>min</sub> O     | - top               | t <sub>DQSCK(MIN)</sub> -           | (1.4 * t <sub>QHS(MAX)</sub> )      | ps                  |  |
| DQS high-Z from clock <sup>*11</sup>            | t <sub>HZ(DQS)</sub>    | max                    |                     | t <sub>DQSCK</sub>                  | <sub>(MAX)</sub> - 100              | ps                  |  |
| DQ high-Z from clock*11                         | t <sub>HZ(DQ)</sub>     | max                    |                     | t <sub>DQSC</sub>                   | CK(MAX) +                           | ps                  |  |
|                                                 | Write Para              | ameters <sup>*11</sup> |                     |                                     |                                     |                     |  |
| DQ and DM input hold time (Vref based)          | t <sub>DH</sub>         | min                    |                     | 210                                 | 270                                 | ps                  |  |
| DQ and DM input setup time (Vref based)         | t <sub>DS</sub>         | min                    |                     | 210                                 | 270                                 | ps                  |  |
| DQ and DM input pulse width                     | t <sub>DIPW</sub>       | min                    |                     | (                                   | ).35                                | t <sub>CK</sub> (a  |  |
|                                                 |                         | min                    |                     | (                                   | ).75                                |                     |  |
| Write command to 1st DQS latching transition    | t <sub>DQSS</sub>       | max                    |                     | 1                                   | 1.25                                | t <sub>CK</sub> (a  |  |
| DQS input high-level width                      | t <sub>DQSH</sub>       | min                    |                     |                                     | 0.4                                 | t <sub>CK</sub> (a  |  |
| DQS input low-level width                       | $t_{DQSL}$              | min                    |                     |                                     | 0.4                                 | t <sub>CK</sub> (a  |  |
| DQS falling edge to CK setup time               | t <sub>DSS</sub>        | min                    |                     |                                     | 0.2                                 | t <sub>CK</sub> (a  |  |
| DQS falling edge hold time from CK              | t <sub>DSH</sub>        | min                    |                     |                                     | 0.2                                 | t <sub>CK</sub> (a  |  |
| Write postamble                                 | min                     |                        |                     | 0.4                                 | t <sub>CK</sub> (a                  |                     |  |
| Write preamble                                  | t <sub>WPRE</sub>       | min                    |                     | C                                   | ).35                                | t <sub>CK</sub> (a  |  |
|                                                 | CKE Input               | Parameters             |                     |                                     |                                     |                     |  |
| CKE min. pulse width (high and low pulse width) | t <sub>CKE</sub>        | min                    | 3                   |                                     | 3                                   | t <sub>CK</sub> (a  |  |
| CKE input setup time                            | t <sub>ISCKE</sub> *2   | min                    |                     |                                     | ).25                                | t <sub>CK</sub> (a  |  |
| -                                               | t <sub>IHCKE</sub> *3   | min                    |                     |                                     | 0.25                                | t <sub>CK</sub> (a\ |  |



| Paramoter                                                                      | Symbol                          | min          | min t <sub>CK</sub>                            | LPDI                                                                                                                                       | Unit |                      |
|--------------------------------------------------------------------------------|---------------------------------|--------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|
| Parameter                                                                      | Symbol                          | max          | IIIIII ICK                                     | 1066                                                                                                                                       | 800  | Unit                 |
| Address and control input setup time (Vref based)                              | t <sub>IS</sub> *1              | min          |                                                | 220                                                                                                                                        | 290  | ps                   |
| Address and control input hold time (Vref based)                               | t <sub>IH</sub> *1              | min          |                                                | 220                                                                                                                                        | 290  | ps                   |
| Address and control input pulse width                                          | t <sub>IPW</sub>                | min          |                                                | 0.4                                                                                                                                        | .0   | t <sub>CK</sub> (avg |
| Bo                                                                             | ot Parameters (1                | 0 MHz - 55 N | //Hz) <sup>*5,7,8</sup>                        |                                                                                                                                            |      |                      |
|                                                                                |                                 | max          | <u>,                                      </u> | 10                                                                                                                                         | 0    |                      |
| Clock Cycle Time                                                               | t <sub>CKb</sub>                | min          | -                                              | 18                                                                                                                                         | 3    | ns                   |
| CKE Input Setup Time                                                           | t <sub>ISCKEb</sub>             | min          | -                                              | 2.5                                                                                                                                        | 5    | ns                   |
| CKE Input Hold Time                                                            | t <sub>IHCKEb</sub>             | min          | -                                              | 2.5                                                                                                                                        | 5    | ns                   |
| Address & Control Input Setup Time                                             | t <sub>ISb</sub>                | min          | -                                              | 115                                                                                                                                        | 50   | ps                   |
| Address & Control Input Hold Time                                              | t <sub>IHb</sub>                | min          | -                                              | 115                                                                                                                                        | 50   | ps                   |
| DQS Output Data Access Time                                                    | t                               | min          |                                                | 2.0                                                                                                                                        | )    | nc                   |
| from CK/CK#                                                                    | t <sub>DQSCKb</sub>             | max          | -                                              | 10.                                                                                                                                        | 0    | ns                   |
| Data Strobe Edge to<br>Output Data Edge t <sub>DQSQb</sub> - 1.2               | t <sub>DQSQb</sub>              | max          | -                                              | 1.2                                                                                                                                        | 2    | ns                   |
| Data Hold Skew Factor                                                          | t <sub>QHSb</sub>               | max          | -                                              | 1.2                                                                                                                                        | 2    | ns                   |
|                                                                                | Mode Registe                    | er Paramete  | rs                                             |                                                                                                                                            |      |                      |
| MODE REGISTER Write command period                                             | t <sub>MRW</sub>                | min          | 5                                              | 5                                                                                                                                          | 5 t  |                      |
| Mode Register Read command period                                              | t <sub>MRR</sub>                | min          | 2                                              | 2                                                                                                                                          |      | t <sub>CK</sub> (av  |
| l                                                                              | PDDR2 SDRAM                     | Core Param   | eters*9                                        |                                                                                                                                            |      |                      |
| Read Latency                                                                   | RL                              | min          | 3                                              | 8                                                                                                                                          | 6    | t <sub>CK</sub> (av  |
| Write Latency                                                                  | WL                              | min          | 1                                              | 4                                                                                                                                          | 3    | t <sub>CK</sub> (av  |
| ACTIVE to ACTIVE command period                                                | t <sub>RC</sub>                 | min          |                                                | t <sub>RAS</sub> + t <sub>RPab</sub> (with all-bank Pre-<br>charge)<br>t <sub>RAS</sub> + t <sub>RPpb</sub> (with per-bank Pre-<br>charge) |      | ns                   |
| CKE min. pulse width during Self-Refresh (low pulse width during Self-Refresh) | <sup>†</sup> CKESR              | min          | - 1301                                         | ). COM. 15                                                                                                                                 | IK   | ns                   |
| Self refresh exit to next valid command delay                                  | t <sub>XSR</sub>                | min          | 2                                              | t <sub>RFCab</sub>                                                                                                                         | + 10 | ns                   |
| Exit power down to next valid command delay                                    | t <sub>XP</sub>                 | min          | 2                                              | 7.5                                                                                                                                        | 5    | ns                   |
| LPDDR2-S4 CAS to CAS delay                                                     | t <sub>CCD</sub>                | min          | 2                                              | 2                                                                                                                                          |      | t <sub>CK</sub> (av  |
| Internal Read to Precharge command delay                                       | t <sub>RTP</sub>                | min          | 2                                              | 7.5                                                                                                                                        | 5    | ns                   |
| RAS to CAS Delay                                                               | t <sub>RCD</sub>                | min          | 3                                              | 18                                                                                                                                         | 3    | ns                   |
| Row Precharge Time<br>(single bank)                                            | t <sub>RPpb</sub>               | min          | 3                                              | 18                                                                                                                                         | 3    | ns                   |
| Row Precharge Time<br>(all banks)                                              | t <sub>RPab</sub><br>4-bank     | min          | 3                                              | 18                                                                                                                                         | 3    | ns                   |
| Row Precharge Time<br>(all banks)                                              | t <sub>RPab</sub><br>8-bank     | min          | 3                                              | 21                                                                                                                                         | l    | ns                   |
| Row Active Time                                                                | t <sub>RAS</sub>                | min<br>max   | 3 -                                            | 42<br>70                                                                                                                                   |      | ns<br>us             |
| Write Recovery Time                                                            | t <sub>WR</sub>                 | min          | 3                                              | 15                                                                                                                                         |      | ns                   |
| Internal Write to Read Command Delay                                           | t <sub>WTR</sub>                | min          | 2                                              | 7.!                                                                                                                                        | 5    | ns                   |
| Active bank A to Active bank B                                                 | t <sub>RRD</sub>                | min          | 2                                              | 10                                                                                                                                         | )    | ns                   |
| Four Bank Activate Window                                                      | t <sub>FAW</sub>                | min          | 8                                              | 50                                                                                                                                         |      | ns                   |
| Minimum Deep Power Down Time                                                   | t <sub>DPD</sub>                | min          |                                                | 50                                                                                                                                         |      | us                   |
|                                                                                | LPDDR2 Temper                   | 1            | ating                                          |                                                                                                                                            |      |                      |
| t <sub>DQSCK</sub> De-Rating                                                   | t <sub>DQSCK</sub><br>(Derated) | max          |                                                | 600                                                                                                                                        | 00   | ps                   |



| Parameter                                    | Symbol                        | min | min t <sub>CK</sub> | LPD                | Unit  |       |
|----------------------------------------------|-------------------------------|-----|---------------------|--------------------|-------|-------|
| Farameter                                    | Symbol                        | max | CK                  | 1066               | 800   | Offic |
|                                              | t <sub>RCD</sub><br>(Derated) | min |                     | t <sub>RCD</sub> + | ns    |       |
|                                              | t <sub>RC</sub><br>(Derated)  | min |                     | t <sub>RC</sub> +  | ns    |       |
| Core Timings Temperature De-Rating for SDRAM | t <sub>RAS</sub><br>(Derated) | min |                     | t <sub>RAS</sub> + | ns    |       |
|                                              | t <sub>RP</sub><br>(Derated)  | min |                     | t <sub>RP</sub> +  | ns    |       |
|                                              | t <sub>RRD</sub><br>(Derated) | min |                     | t <sub>RRD</sub> + | 1.875 | ns    |

#### NOTE:

- 1) Input set-up/hold time for signal(CA0 ~ 9,  $\overline{CS}$ )
  2) CKE input setup time is measured from CKE reaching high/low voltage level to CK/CK crossing.
- 3) CKE input hold time is measured from CK/CK crossing to CKE reaching high/low voltage level.
- 4) Frequency values are for reference only. Clock cycle time (tCK) shall be used to determine device capabilities.
- 5) To guarantee device operation before the LPDDR2 device is configured a number of AC boot timing parameters are defined in the Table 47, LPDDR2 AC Timing Table. Boot parameter symbols have the letter b appended, e.g. tCK during boot is tCKb.
- 6) Frequency values are for reference only. Clock cycle time (tCK or tCKb) shall be used to determine device capabilities.

  7) The SDRAM will set some Mode register default values upon receiving a RESET (MRW) command as specified in Figure 6.2 Mode Register Definition.
- 8) The output skew parameters are measured with Ron default settings into the reference load.
- 9) The min tCK column applies only when tCK is greater than 6ns for LPDDR2-S4 devices. In this case, both min tCK values and analog timing (ns) shall be satisfied.
- 10) All AC timings assume an input slew rate of 1V/ns.
- 11) Read, Write, and Input Setup and Hold values are referenced to Vref.
- 12) For low-to-high and high-to-low transitions, the timing reference will be at the point when the signal crosses VTT. tHZ and tLZ transitions occur in the same access time (with respect to clock) as valid data transitions. These parameters are not referenced to a specific voltage level but to the time when the device output is no longer driving (for tRPST, tHZ(DQS) and tHZ(DQ)), or begins driving (for tRPRE, tLZ(DQS), tLZ(DQ)). Figure 15 shows a method to calculate the point when device is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent.



### Figure 15. HSUL 12 Driver Output Reference Load for Timing and Slew Rate

The parameters tLZ(DQS), tLZ(DQ), tHZ(DQS), and tHZ(DQ) are defined as single-ended. The timing parameters tRPRE and tRPST are determined from the differential signal

- 13) Measured from the start driving of DQS DQS to the start driving the first rising strobe edge.
- 14) Measured from the start driving the last falling strobe edge to the stop driving DQS DQS.
- 15) tDQSCKDS is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a contiguous sequence of bursts within a 160ns rolling window. tDQSCKDS is not tested and is guaranteed by design. Temperature drift in the system is < 10C/s. Values do not include clock jitter.
- 16) tDQSCKDM is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a 1.6us rolling window. tDQSCKDM is not tested and is guaranteed by design. Temperature drift in the system is < 10C/s. Values do not include clock jitter.

  17) tDQSCKDL is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a 32ms rolling window. tDQSCKDL is not tested and
- is guaranteed by design. Temperature drift in the system is < 10C/s. Values do not include clock jitter.
- 18) tFAW is only applied in devices with 8 banks.



# 16.5 CA and $\overline{\text{CS}}$ Setup, Hold and Derating

For all input signals the total tIS (setup time) and tIH (hold time) required is calculated by adding the data sheet tIS(base) and tIH(base) value (see Table 47) to the  $\Delta$ tIS and  $\Delta$ tIH derating value (see Table 49 and Table 50) respectively.

Example: tIS (total setup time) = tIS(base) +  $\Delta$ tIS

Setup (tIS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{Ref}(DC)$  and the first crossing of  $V_{IH}(AC)$ min. Setup (tIS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{Ref}(DC)$  and the first crossing of  $V_{IH}(AC)$ max. If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{Ref}(DC)$  to ac region', use nominal slew rate for derating value (see Figure 16). If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{Ref}(DC)$  to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see Figure 18).

Hold (tIH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of Vil(DC)max and the first crossing of  $V_{Ref}(DC)$ . Hold (tIH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of Vih(DC)min and the first crossing of  $V_{Ref}(DC)$ . If the actual signal is always later than the nominal slew rate line between shaded 'dc to  $V_{Ref}(DC)$  region', use nominal slew rate for derating value (see Figure 17). If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to  $V_{Ref}(DC)$  region', the slew rate of a tangent line to the actual signal from the dc level to  $V_{Ref}(DC)$  level is used for derating value (see Figure 19).

For a valid transition the input signal has to remain above/below V<sub>IH/IL</sub>(AC) for some time t<sub>VAC</sub> (see Table 50).

Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached  $V_{IH/IL}(AC)$  at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach  $V_{IH/IL}(AC)$ .

For slew rates in between the values listed in Table 49, the derating values may obtained by linear interpolation.

These values are typically not subject to production test. They are verified by design and characterization.

### [Table 48] CA and CS Setup and Hold Base-Values for 1V/ns

| unit [ps] | LPD    | DR2 | reference                  |
|-----------|--------|-----|----------------------------|
| unit [ps] | 1066   | 800 | reference                  |
| tIS(base) | 0 70   |     | VIH/L(ac)=VREF(dc)+/-220mV |
| tlH(base) | 90 160 |     | VIH/L(dc)=VREF(dc)+/-130mV |

#### NOTE

vivian.lan@to-top.com.hk



<sup>1)</sup> ac/dc referenced for 1V/ns CA and  $\overline{\text{CS}}$  slew rate and 2V/ns differential CK- $\overline{\text{CK}}$  slew rate.

[Table 49] Derating values LPDDR2 tlS/tlH - ac/dc based AC220

|              | $\triangle$ tIS, $\triangle$ tIH derating in [ps] AC/DC based AC220 Threshold -> $V_{IH}(AC) = V_{Ref}(DC) + 220mV$ , $V_{IL}(AC) = V_{Ref}(DC) - 220mV$ DC100 Threshold -> $V_{IH}(DC) = V_{Ref}(DC) + 130mV$ , $V_{IL}(DC) = V_{Ref}(DC) - 130mV$ |                     |      |      |      |                   |      |      |                |      |          |      |          |      |        |      |      |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------|------|-------------------|------|------|----------------|------|----------|------|----------|------|--------|------|------|
|              | CK,CK Differential Slew Rate                                                                                                                                                                                                                        |                     |      |      |      |                   |      |      |                |      |          |      |          |      |        |      |      |
|              |                                                                                                                                                                                                                                                     | 4.0 V/ns 3.0 V/ns 2 |      |      | 2.0  | 2.0 V/ns 1.8 V/ns |      |      | 1.6 V/ns 1.4 V |      | V/ns 1.2 |      | V/ns 1.0 |      | 0 V/ns |      |      |
|              |                                                                                                                                                                                                                                                     | ∆tIS                | ∆tlH | ∆tIS | ∆tlH | ∆tIS              | ∆tlH | ∆tIS | ∆tlH           | ∆tIS | ∆tIH     | ∆tIS | ∆tlH     | ∆tIS | ∆tlH   | ∆tIS | ∆tlH |
|              | 2.0                                                                                                                                                                                                                                                 | 110                 | 65   | 110  | 65   | 110               | 65   |      |                |      |          |      |          |      |        |      |      |
|              | 1.5                                                                                                                                                                                                                                                 | 74                  | 43   | 73   | 43   | 73                | 43   | 89   | 59             |      |          |      |          |      |        |      |      |
|              | 1.0                                                                                                                                                                                                                                                 | 0                   | 0    | 0    | 0    | 0                 | 0    | 16   | 16             | 32   | 32       |      |          |      |        |      |      |
| CA           | 0.9                                                                                                                                                                                                                                                 |                     |      | -3   | -5   | -3                | -5   | 13   | 11             | 29   | 27       | 45   | 43       |      |        |      |      |
| Slew<br>rate | 0.8                                                                                                                                                                                                                                                 |                     |      |      |      | -8                | -13  | 8    | 3              | 24   | 19       | 40   | 35       | 56   | 55     |      |      |
| V/ns         | 0.7                                                                                                                                                                                                                                                 |                     |      |      |      |                   |      | 2    | -6             | 18   | 10       | 34   | 26       | 50   | 46     | 66   | 78   |
|              | 0.6                                                                                                                                                                                                                                                 |                     |      |      |      |                   |      |      |                | 10   | -3       | 26   | 13       | 42   | 33     | 58   | 65   |
|              | 0.5                                                                                                                                                                                                                                                 |                     |      |      |      |                   |      |      |                |      |          | 4    | -4       | 20   | 16     | 36   | 48   |
|              | 0.4                                                                                                                                                                                                                                                 |                     |      |      |      |                   |      |      |                |      |          |      |          | -7   | 2      | 17   | 34   |

NOTE:

### [Table 50] Required time $t_{VAC}$ above $V_{IH}(AC)$ {below $V_{IL}(AC)$ } for valid transition

| Slew Rate [V/ns] | t <sub>VAC</sub> @ 2 | 20mV [ps] |
|------------------|----------------------|-----------|
|                  | min                  | max       |
| > 2.0            | 175                  | -         |
| 2.0              | 170                  |           |
| 1.5              | 167                  | -         |
| 1.0              | 163                  | -         |
| 0.9 vivian lan@: | 0 - fo 162 com       | hk -      |
| 0.8              | 161                  | -         |
| 0.7              | 159                  | -         |
| 0.6              | 155                  | -         |
| 0.5              | 150                  | -         |
| < 0.5            | 150                  | -         |



<sup>1)</sup> Cell contents shaded in red are defined as 'not supported'.



Setup Slew Rate Falling Signal =  $\frac{V_{Ref}(DC) - V_{IL}(AC)max}{\Delta TF}$  Setup Slew Rate Rising Signal =  $\frac{V_{IH}(AC)min - V_{Ref}(DC)}{\Delta TR}$ Falling Signal

Figure 16. Illustration of nominal slew rate and  $t_{VAC}$  for setup time  $t_{IS}$  for CA and  $\overline{CS}$  with respect to clock.





$$\frac{\text{Hold Slew Rate}}{\text{Rising Signal}} = \frac{V_{\text{Ref}}(\text{DC}) - V_{\text{IL}}(\text{DC})\text{max}}{\Delta \text{TR}} \frac{\text{Hold Slew Rate}}{\text{Falling Signal}} = \frac{V_{\text{IH}}\left(\text{DC}\right)\text{min} - V_{\text{Ref}}(\text{DC})}{\Delta \text{TF}}$$

Figure 17. Illustration of nominal slew rate for hold time  $t_{IH}$  for CA and  $\overline{\text{CS}}$  with respect to clock





Figure 18. Illustration of tangent line for setup time  $t_{IS}$  for CA and  $\overline{CS}$  with respect to clock



Figure 19. Illustration of tangent line for hold time t<sub>IH</sub> for CA and CS with respect to clock

## 16.6 Data Setup, Hold and Slew Rate Derating

For all input signals the total tDS (setup time) and tDH (hold time) required is calculated by adding the data sheet tDS(base) and tDH(base) value (see Table 51) to the  $\Delta$ tDS and  $\Delta$ tDH (see Table 52 and Table 54) derating value respectively. Example: tDS (total setup time) = tDS(base) +  $\Delta$ tDS.

Setup (tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{Ref}(DC)$  and the first crossing of  $V_{IH}(AC)$ min. Setup (tDS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{Ref}(DC)$  and the first crossing of  $V_{IL}(AC)$ max (see Figure 20). If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{Ref}(DC)$  to ac region', use nominal slew rate for derating value. If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{Ref}(DC)$  to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see Figure 22).

Hold (tDH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{IL}(DC)$ max and the first crossing of  $V_{Ref}(DC)$ . Hold (tDH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{IH}(DC)$ min and the first crossing of  $V_{Ref}(DC)$  (see Figure 21). If the actual signal is always later than the nominal slew rate line between shaded 'dc level to  $V_{Ref}(DC)$  region', use nominal slew rate for derating value. If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to  $V_{Ref}(DC)$  region', the slew rate of a tangent line to the actual signal from the dc level to  $V_{Ref}(DC)$  level is used for derating value (see Figure 23).

For a valid transition the input signal has to remain above/below V<sub>IH/IL</sub>(AC) for some time t<sub>VAC</sub> (see Table 53).

Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached  $V_{IH/IL}(AC)$  at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach  $V_{IH/IL}(AC)$ .

For slew rates in between the values listed in the tables the derating values may obtained by linear interpolation.

These values are typically not subject to production test. They are verified by design and characterization

[Table 51] Data Setup and Hold Base-Values

| [ps]      | LPD    | DR2 | reference                  |
|-----------|--------|-----|----------------------------|
| [ha]      | 1066   | 800 | reference                  |
| tDS(base) | -10    | 50  | VIH/L(ac)=VREF(dc)+/-220mV |
| tDH(base) | 80 140 |     | VIH/L(dc)=VREF(dc)+/-130mV |

#### NOTE:

1) ac/dc referenced for 1V/ns CA slew rate and 2V/ns differential DQS-DQS slew rate.



[Table 52] Derating values LPDDR2 tDS/tDH - ac/dc based AC220

|                 | ∆tDS, ∆DH derating in [ps] AC/DC based <sup>1)</sup> AC220 Threshold -> V <sub>IH</sub> (AC)=V <sub>Ref</sub> (DC)+220mV, V <sub>IL</sub> (AC)=V <sub>Ref</sub> (DC)-220mV DC130 Threshold -> V <sub>IH</sub> (DC)=V <sub>Ref</sub> (DC)+130mV, V <sub>IL</sub> (DC)=V <sub>Ref</sub> (DC)-130mV |       |      |       |      |      |      |          |      |          |      |          |      |          |      |          |      |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|------|------|----------|------|----------|------|----------|------|----------|------|----------|------|
|                 | DQS, DQS Differential Slew Rate                                                                                                                                                                                                                                                                  |       |      |       |      |      |      |          |      |          |      |          |      |          |      |          |      |
|                 |                                                                                                                                                                                                                                                                                                  | 4.0 \ | V/ns | 3.0 \ | V/ns | 2.0  | V/ns | 1.8 V/ns |      | 1.6 V/ns |      | 1.4 V/ns |      | 1.2 V/ns |      | 1.0 V/ns |      |
|                 |                                                                                                                                                                                                                                                                                                  | ∆tDS  | ∆tDH | ∆tDS  | ∆tDH | ∆tDS | ∆tDH | ∆tDS     | ∆tDH | ∆tDS     | ∆tDH | ∆tDS     | ∆tDH | ∆tDS     | ∆tDH | ∆tDS     | ∆tDH |
|                 | 2.0                                                                                                                                                                                                                                                                                              | 110   | 65   | 110   | 65   | 110  | 65   | -        | -    | -        | -    | -        | -    | -        | -    | -        | -    |
|                 | 1.5                                                                                                                                                                                                                                                                                              | 74    | 43   | 73    | 43   | 73   | 43   | 89       | 59   | -        | -    | -        | -    | -        | -    | -        | -    |
|                 | 1.0                                                                                                                                                                                                                                                                                              | 0     | 0    | 0     | 0    | 0    | 0    | 16       | 16   | 32       | 32   | -        | -    | -        | -    | -        | -    |
| DO Class        | 0.9                                                                                                                                                                                                                                                                                              | -     | -    | -3    | -5   | -3   | -5   | 13       | 11   | 29       | 27   | 45       | 43   | -        | -    | -        | -    |
| DQ Slew<br>rate | 8.0                                                                                                                                                                                                                                                                                              | -     | -    | -     | -    | -8   | -13  | 8        | 3    | 24       | 19   | 40       | 35   | 56       | 55   | -        | -    |
| V/ns            | 0.7                                                                                                                                                                                                                                                                                              | -     | -    | -     | -    | -    | -    | 2        | -6   | 18       | 10   | 34       | 26   | 50       | 46   | 66       | 78   |
|                 | 0.6                                                                                                                                                                                                                                                                                              | -     | -    | -     | -    | -    | -    | -        | -    | 10       | -3   | 26       | 13   | 42       | 33   | 58       | 65   |
|                 | 0.5                                                                                                                                                                                                                                                                                              | -     | -    | -     | -    | -    | -    | -        | -    | -        | -    | 4        | -4   | 20       | 16   | 36       | 48   |
|                 | 0.4                                                                                                                                                                                                                                                                                              | -     | -    | -     | -    | -    | -    | -        | -    | -        | -    | -        | -    | -7       | 2    | 17       | 34   |

### [Table 53] Required time $t_{VAC}$ above $V_{IH}(AC)$ {below $V_{IL}(AC)\}$ for valid transition

| Slew Rate [V/ns] | t <sub>VAC</sub> @ 220mV [ps] |        |  |  |  |  |  |
|------------------|-------------------------------|--------|--|--|--|--|--|
|                  | min                           | max    |  |  |  |  |  |
| > 2.0            | 175                           | -      |  |  |  |  |  |
| 2.0              | 170                           | -      |  |  |  |  |  |
| 1.5              | 167                           | -      |  |  |  |  |  |
| 1.0              | 163                           | -      |  |  |  |  |  |
| 0.9              | 162                           | -      |  |  |  |  |  |
| 0.8 VIVIAIT. 16  | an @ 10 161100.00             | m.nk - |  |  |  |  |  |
| 0.7              | 159                           | -      |  |  |  |  |  |
| 0.6              | 155                           | -      |  |  |  |  |  |
| 0.5              | 150                           | -      |  |  |  |  |  |
| < 0.5            | 150                           | -      |  |  |  |  |  |



NOTE:

1) Cell contents shaded in red are defined as 'not supported'.



Figure 20. Illustration of nominal slew rate and t<sub>VAC</sub> for setup time t<sub>DS</sub> for DQ with respect to strobe

Setup Slew Rate Falling Signal =  $\frac{V_{Ref}(DC) - V_{IL}(AC)max}{\Delta TF}$  Setup Slew Rate Rising Signal =  $\frac{V_{IH}(AC)min - V_{Ref}(DC)}{\Delta TR}$ 

Falling Signal



Figure 21. Illustration of nominal slew rate for hold time  $t_{\mathrm{DH}}$  for DQ with respect to strobe



Figure 22. Illustration of tangent line for setup time  $t_{\text{DS}}$  for DQ with respect to strobe



Figure 23. Illustration of tangent line for hold time  $t_{\text{DH}}$  for DQ with respect to strobe

